# 16-bit Proprietary Microcontroller

**CMOS** 

# F<sup>2</sup>MC-16F MB90210 Series

### MB90214/P214A/P214B/W214A/W214B/V210

#### **■ OUTLINE**

The MB90210 series is a line of 16-bit microcontrollers particularly suitable for system control of video cameras, VTRs, and copiers. The F<sup>2</sup>MC-16F CPU integrated in this series is based on the F<sup>2</sup>MC\*-16, while providing enhanced instructions for high-level languages and supporting extended addressing modes.

The MB90210 series incorporates a variety of peripheral resources such as a PWC timer with 4 channels, a 10-bit A/D converter with 8 channels, UART serial ports with 3 channels (1 channel for CTS and 1 channel for dual input/output pin switching), 16-bit reload timers with 8 channels, and an 8-bit PPG timer with 1 channel.

MB90P214B/W214B is under development.

\*: F2MC stands for FUJITSU Flexible Microcontroller.

#### **■ PACKAGE**



#### **■ FEATURES**

#### F<sup>2</sup>MC-16F CPU

- Minimum execution time: 62.5 ns/16-MHz oscillation (using a duty control system)
- · Instruction sets optimized for controllers

Upward object-compatible with the F<sup>2</sup>MC-16(H)

Various data types (bit, byte, word, and long-word)

Instruction cycle improved to speed up operation

Extended addressing modes: 25 types

High coding efficiency

Access method (bank access with linear pointer)

Enhanced multiplication and division instructions (with signed instructions added)

Higher-precision operation using a 32-bit accumulator

- Extended intelligent I/O service (Automatic transfer function independent of instructions) access area expanded to 64 Kbytes
- Enhanced instruction set applicable to high-level language (C) and multitasking

System stack pointer

Enhanced pointer-indirect instructions

Barrel shift instruction

Stack check function

- Increased execution speed: 8-byte instruction queue
- Powerful interrupt functions: 8 levels and 29 sources

#### **Integrated Peripheral Resources**

• ROM : 64 Kbytes (MB90214)

EPROM: 64 Kbytes (MB90W214A/W214B) OTPROM: 64Kbytes (MB90P214A/P214B)

RAM: 3 Kbytes (MB90214)

4 Kbytes (MB90P214A/P214B/W214A/W214B/V210)

- General-purpose ports: max. 65 channels
- PWC timer with time measurement function: 4 channels
- 10-bit A/D converter: 8 channels
- UART: 3 channels
- Including: 1 channel with CTS function

1 channel with I/O pin switching function

• 16-bit reload timer

Toggled output, external clock, and gate functions: 4 channels External clock and gate functions: 4 channels

• 8-bit PPG timer: 1 channel

• DTP/External-interrupt inputs: 4 channels

Write-inhibit RAM: 256 bytes (MB90V210: 512 bytes)

• Timebase counter: 18 bits

- Clock gear function
- Low-power consumption mode

Sleep mode

Stop mode

Hardware standby mode

#### **Product Description**

- MB90214 is a mask ROM product.
- MB90P214A/P214B are OTPROM products.
- MB90W214A/W214B are EPROM products. ES only.
- Operating temperature of MB90P214A/W214A is -40°C to +85°C. (However, the AC characteristics is assured in -40°C to +70°C)
- MB90V210 is a evaluation device for the program development. ES only.

#### **■ PRODUCT LINEUP**

| Part number             | MB90214                                                                                                                                                                                                                                                                                                            | MB90P214A<br>MB90P214B                       | MB90W214A<br>MB90W214B                                                                                   | MB90V210              |  |  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------|--|--|
| Classification          | Mask ROM product                                                                                                                                                                                                                                                                                                   | OTPROM product                               | EPROM product                                                                                            | For evaluation        |  |  |
| ROM size                | 64 Kbytes                                                                                                                                                                                                                                                                                                          | 64 Kbytes                                    | 64 Kbytes                                                                                                | _                     |  |  |
| RAM size                | 3 Kbytes                                                                                                                                                                                                                                                                                                           | 4 Kbytes                                     | 4 Kbytes                                                                                                 | 4 Kbytes              |  |  |
| CPU functions           | The number of Instruction bit Instruction ler Data bit length Minimum execution lercupt proces                                                                                                                                                                                                                     | ngth:<br>h:<br>cution time:                  | 412<br>8 or 16 bits<br>1 to 7 bytes<br>1, 4, 8, 16, or 32 bits<br>62.5 ns/16 MHz<br>1.0 μs/16 MHz (min.) |                       |  |  |
| Ports                   | I/O ports (N-c<br>I/O ports (CM<br>Total:                                                                                                                                                                                                                                                                          | h open-drain):<br>OS):                       | 8<br>57<br>65                                                                                            |                       |  |  |
| PWC timer               | 16-bit pulse-width cou                                                                                                                                                                                                                                                                                             | timer operation (operant operation (Allowing | channels: 4<br>hting clock cycle: 0.25 μ<br>continuous/one-shot me<br>ht, and divided-frequence          | easurement, H/L width |  |  |
| 10-bit<br>A/D converter | Resolution: 10 or 8 bits, Number of inputs: 8 Single conversion mode (conversion for each input channel) Scan conversion mode (continuous conversion for up to 8 consecutive channels) Continuous conversion mode (repeated conversion for a selected channel) Stop conversion mode (conversion every fixed cycle) |                                              |                                                                                                          |                       |  |  |
| UART                    | Number of channels: 3 (1 channel with CTS function; 1 channel with I/O pin switching function) Clock-synchronous transfer mode (full-duplex double buffering, 7- to 9-bit data length, 2400 to 62500 bps) Asynchronous transfer mode (full-duplex double buffering, 7- to 9-bit data length, 2400 to 62500 bps)    |                                              |                                                                                                          |                       |  |  |
| Timer                   | Number of channels: 4 channels × 2 types 16-bit reload timer operation (operating clock cycle: 0.25 μs to 1.05 s)                                                                                                                                                                                                  |                                              |                                                                                                          |                       |  |  |
| 8-bit PPG timer         | Number of channels: 1<br>8-bit PPG operation (operating clock cycle: 0.25 μs to 6 s)                                                                                                                                                                                                                               |                                              |                                                                                                          |                       |  |  |
| DTP/External interrupt  | Number of inputs: 4  External interrupt mode (allowing interrupts to activate at four different request levels)  Simple DMA start mode (allowing extended I <sup>2</sup> OS to activate at two different request levels)                                                                                           |                                              |                                                                                                          |                       |  |  |
| Write-inhibit RAM       | RAM size: 256 bytes (MB90V210: 512 bytes) RAM write-protectable with WI pin                                                                                                                                                                                                                                        |                                              |                                                                                                          |                       |  |  |
| Standby mode            | Stop mode (activated by software or hardware) and sleep mode                                                                                                                                                                                                                                                       |                                              |                                                                                                          |                       |  |  |
| Gear function           | Machine clock operating frequency switching: 16, 8, 4, or 1 MHz (at 16 MHz oscillation)                                                                                                                                                                                                                            |                                              |                                                                                                          |                       |  |  |
| Package                 | FPT-80P-M06 FPT-80C-C02 PGA-256C-A                                                                                                                                                                                                                                                                                 |                                              |                                                                                                          |                       |  |  |

# ■ DIFFERENCES BETWEEN MB90214 (MASK ROM PRODUCT) AND MB90P214A/P214B/W214A/W214B

| Part number             | MB90214               | MB90P214A<br>MB90P214B | MB90W214A<br>MB90W214B |
|-------------------------|-----------------------|------------------------|------------------------|
| ROM                     | Mask ROM<br>64 Kbytes | OTPROM<br>64 Kbytes    | EPROM<br>64 Kbytes     |
| Pin function<br>43 pins | MD2 pin               | MD2/VPP pin            |                        |

Note: MB90V210, device used for evaluation, is not warranted for electrical specifications.

#### **■ PIN ASSIGNMENT**



#### **■ PIN DESCRIPTION**

| Pin no.                                                                     | Pin name                   | Circuit<br>type                                                                                                                        | Function                                                                                                                                                                                                                                               |  |
|-----------------------------------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| QFP*                                                                        |                            | турс                                                                                                                                   |                                                                                                                                                                                                                                                        |  |
| 64,<br>65                                                                   | X0,<br>X1                  | А                                                                                                                                      | Crystal oscillator pins (16 MHz)                                                                                                                                                                                                                       |  |
| 62                                                                          | RST                        | Н                                                                                                                                      | External reset request input pin                                                                                                                                                                                                                       |  |
| 66                                                                          | Vcc                        | Power supply                                                                                                                           | Digital circuit power supply pin                                                                                                                                                                                                                       |  |
| 11,<br>34,<br>63                                                            | Vss                        | Power supply                                                                                                                           | Digital circuit grounding level                                                                                                                                                                                                                        |  |
| 67 to 74                                                                    | P00 to P07                 | В                                                                                                                                      | General-purpose I/O ports These ports are available only in the single-chip mode.                                                                                                                                                                      |  |
|                                                                             | D00 to D07                 |                                                                                                                                        | I/O pins for the lower eight bits of external data bus These pins are available in an external-bus mode.                                                                                                                                               |  |
| 75 to 80,<br>1,<br>2                                                        | P10 to P15,<br>P16,<br>P17 | В                                                                                                                                      | General-purpose I/O ports These ports are available in the single-chip mode and in an external-bus mode with the 8-bit data bus specified.                                                                                                             |  |
|                                                                             | D08 to D13,<br>D14,<br>D15 |                                                                                                                                        | I/O pins for the upper eight bits of external data bus These pins are available in an external-bus mode with the 16-bit data bus specified.                                                                                                            |  |
| 3 to 6                                                                      | P20 to P23                 | E                                                                                                                                      | General-purpose I/O ports These ports are available only in the single-chip mode.                                                                                                                                                                      |  |
|                                                                             | A00 to A03                 |                                                                                                                                        | Output pins for external address buses A00 to A03 These pins are available in an external-bus mode.                                                                                                                                                    |  |
|                                                                             | TIN0 to TIN3               |                                                                                                                                        | 16-bit reload timer 1 (ch.0 to ch.3) input pins These pins are available when the 16-bit reload timer 1 (ch.0 to ch.3) input specification is "enabled". The data on the pin is read as the 16-bit reload timer 1 (ch.0 to ch.3) input (TIN0 to TIN3). |  |
| 7 to 10 P24 to P27 E General-purpose I/O                                    |                            | General-purpose I/O ports These ports are available only in the single-chip mode.                                                      |                                                                                                                                                                                                                                                        |  |
|                                                                             | A04 to A07                 |                                                                                                                                        | Output pins for external address buses A04 to A07 These pins are available in an external-bus mode.                                                                                                                                                    |  |
|                                                                             | TIN4 to TIN7               |                                                                                                                                        | 16-bit reload timer 2 (ch.4 to ch.7) input pins These pins are available when the 16-bit reload timer 2 (ch.4 to ch.7) input specification is "enabled". The data on the pin is read as the 16-bit reload timer 2 (ch.4 to ch.7) input (TIN4 to TIN7). |  |
| 12 P30 E General-purpose I/O port This port is available in the single-chip |                            | General-purpose I/O port This port is available in the single-chip mode or when the middle address control register setting is "port." |                                                                                                                                                                                                                                                        |  |
|                                                                             | A08                        |                                                                                                                                        | Output pin for external address bus A08 This pin is available in an external-bus mode and when the middle address control register set to "address."                                                                                                   |  |

<sup>\*:</sup> FPT-80P-M06, FPT-80C-C02

| Pin no.  | Dia wasa       | Circuit |                                                                                                                                                                                                                                                                    |
|----------|----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QFP*     | Pin name       | type    | Function                                                                                                                                                                                                                                                           |
| 13       | P31            | E       | General-purpose I/O port This port is available in the single-chip mode or when the middle address control register setting is "port", with the 8-bit PPG output is disabled.                                                                                      |
|          | A09            |         | Output pin for external address bus A09 This pin is available in an external-bus mode and when the middle address control register setting is "address."                                                                                                           |
|          | PPG            |         | PPG timer output pin This pin is available when the PPG operation mode control register specification is the PPG output pin.                                                                                                                                       |
| 14 to 17 | P32 to P35     | E       | General-purpose I/O ports These ports are available in the single-chip mode or when the middle address control register setting is "port", with the 16-bit reload timer 1 (ch.0 to ch.3) output is disabled.                                                       |
|          | A10 to A13     |         | Output pins for external address buses A10 to A13 These pins are available in an external-bus mode and when the middle address control register setting is "address."                                                                                              |
|          | TOUT0 to TOUT3 |         | 16-bit reload timer 1 (ch.0 to ch.3) output pin These pins are available when the 16-bit reload timer 1 (ch.0 to ch.3) is output operation.                                                                                                                        |
| 18       | P36            | E       | General-purpose I/O port This port is available when the UART (ch.2) clock output is disabled either in the single-chip mode or when the middle address control register setting is "port."                                                                        |
|          | A14            |         | Output pin for external address bus A14 This pin is available when the UART (ch.2) clock output is disabled in an external-bus mode and when the middle address control register setting is "address."                                                             |
|          | SCK3           |         | UART (ch.2) clock output pin (SCK3) This pin is available when the UART (ch.2) clock output is enabled. UART (ch.2) external clock input pin (SCK3) This pin is available when the port is in input mode and the UART (ch.2) specification is external clock mode. |
| 19       | P37            | Е       | General-purpose I/O port This port is available in the single-chip mode or when the middle address control register setting is "port."                                                                                                                             |
|          | A15            |         | Output pin for external address bus A15 This pin is available in an external-bus mode and when middle address control register setting is "address."                                                                                                               |
|          | SID3           |         | UART (ch.2) serial data input pin (SID3) Since this input is used whenever the SID3 is in input operation, the output by any other function must be suspended unless the output is intentionally performed.                                                        |

<sup>\*:</sup> FPT-80P-M06, FPT-80C-C02

| Din no          |          |                 | 1                                                                                                                                                                                                                                                                  |
|-----------------|----------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin no.<br>QFP* | Pin name | Circuit<br>type | Function                                                                                                                                                                                                                                                           |
| 20              | P40      | E               | General-purpose I/O port This port is available when the UART (ch.2) serial data output from SOD3 is disabled either in the single-chip mode or when the upper address control register setting is "port."                                                         |
|                 | A16      |                 | Output pin for external address bus A16 This pin is available when the UART (ch.2) serial data output from SOD3 is disabled in an external-bus mode and when the upper address control register setting is "address."                                              |
|                 | SOD3     |                 | UART (ch.2) serial data output pin (SOD3) This pin is available when the UART (ch.2) serial data output is enabled.                                                                                                                                                |
| 21              | P41      | E               | General-purpose I/O port This port is available when the UART (ch.2) clock output is disabled either in the single-chip mode or when the upper address control register setting is "port."                                                                         |
|                 | A17      |                 | Output pin for external address bus A17 This pin is available when the UART (ch.2) clock output is disabled in an external-bus mode and when the upper address control register setting is "address."                                                              |
|                 | SCK2     |                 | UART (ch.2) clock output pin (SCK2) This pin is available when the UART (ch.2) clock output is enabled. UART (ch.2) external clock input pin (SCK2) This pin is available when the port is in input mode and the UART (ch.2) specification is external clock mode. |
| 22              | P42      | E               | General-purpose I/O port This port is available in the single-chip mode or when the upper address control register setting is "port."                                                                                                                              |
|                 | A18      |                 | Output pin for external address bus A18 This pin is available in an external-bus mode and when the upper address control register setting is "address."                                                                                                            |
|                 | SID2     |                 | UART (ch.2) serial data input pin (SID2)<br>Since this input is used whenever the SID2 is in input operation,<br>the output by any other function must be suspended unless the<br>output is intentionally performed.                                               |
| 23              | P43      | E               | General-purpose I/O port This port is available when the UART (ch.2) serial data output from SOD2 is disabled either in the single-chip mode or when the upper address control register setting is "port."                                                         |
|                 | A19      |                 | Output pin for external address bus A19 This pin is available when the UART (ch.2) serial data output from SOD2 is disabled in an external-bus mode and when the upper address control register setting is "address."                                              |
|                 | SOD2     |                 | UART (ch.2) serial data output pin (SOD2) This pin is available when the UART (ch.2) serial data output from SOD2 is enabled.                                                                                                                                      |

| Pin no. |          | Circuit         |                                                                                                                                                                                                                   |
|---------|----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QFP*    | Pin name | Circuit<br>type | Function                                                                                                                                                                                                          |
| 24      | PWC0     | Е               | PWC timer input pin Since this input is used whenever the PWC0 timer is in input operation, the output by any other function must be suspended unless the output is intentionally performed.                      |
|         | POUT0    |                 | PWC timer output pin This pin is available when the PWC0 is output operation.                                                                                                                                     |
| 25      | P45      | E               | General-purpose I/O port This port is available in the single-chip mode or when the upper address control register setting is "port."                                                                             |
|         | A21      |                 | Output pin for external address bus A21 This pin is available in an external-bus mode and when the upper address control register setting is "address."                                                           |
|         | PWC1     |                 | PWC timer data sample input pin<br>Since this input is used whenever the PWC1 timer is in input<br>operation, the output by any other function must be suspended<br>unless the output is intentionally performed. |
|         | POUT1    |                 | PWC timer output pin This pin is available when the PWC1 is output operation.                                                                                                                                     |
| 26      | P46      | -<br>-          | General-purpose I/O port This port is available in the single-chip mode or when the upper address control register setting is "port."                                                                             |
|         | A22      |                 | Output pin for external address bus A22 This pin is available in an external-bus mode and when the upper address control register setting is "address."                                                           |
|         | PWC2     |                 | PWC timer input pin Since this input is used whenever the PWC2 timer is in input operation, the output by any other function must be suspended unless the output is intentionally performed.                      |
|         | POUT2    |                 | PWC timer output pin This pin is available when the PWC2 is output operation.                                                                                                                                     |
| 27      | P47      | E               | General-purpose I/O port This port is available in the single-chip mode or when the upper address control register setting is "port."                                                                             |
|         | A23      |                 | Output pin for external address bus A23 This pin is available in an external-bus mode and when the upper address control register setting is "address."                                                           |
|         | PWC3     |                 | PWC timer input pin Since this input is used whenever the PWC3 timer is in input operation, the output by any other function must be suspended unless the output is intentionally performed.                      |
|         | POUT3    |                 | PWC timer output pin This pin is available when the PWC3 is output operation.                                                                                                                                     |

<sup>\*:</sup> FPT-80P-M06, FPT-80C-C02

# To Top / Lineup / Index MB90210 Series

| Pin no. | Din none | Circuit | Function                                                                                                                                                                                                                                                                                                                                                                              |
|---------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QFP*    | Pin name | type    | Function                                                                                                                                                                                                                                                                                                                                                                              |
| 54      | P50      | E       | General-purpose I/O port This port is available in the single-chip mode and when the CLK output is disabled.                                                                                                                                                                                                                                                                          |
|         | CLK      |         | CLK output pin This pin is available in an external-bus mode with the CLK output enabled.                                                                                                                                                                                                                                                                                             |
| 55      | P51      | Е       | General-purpose I/O port This port is available in the single-chip mode or when the ready function is disable.                                                                                                                                                                                                                                                                        |
|         | RDY      |         | Ready signal input pin This pin is available in an external-bus mode and when the ready function is enabled.                                                                                                                                                                                                                                                                          |
| 56      | P52      | E       | General-purpose I/O port This port is available in the single-chip mode or when the hold function is disabled.                                                                                                                                                                                                                                                                        |
|         | HAK      |         | Hold acknowledge output pin This pin is available in an external-bus mode and when the hold function is enabled.                                                                                                                                                                                                                                                                      |
| 57      | P53      | E       | General-purpose I/O port This port is available in the single-chip mode or when the hold function is disabled in an external-bus mode.                                                                                                                                                                                                                                                |
|         | HRQ      |         | Hold request input pin This pin is available in an external-bus mode and when the hold function is enabled. Since this input is used during this operation at any time, the output by any other function must be suspended unless the output is intentionally performed.                                                                                                              |
| 58      | P54      | D       | General-purpose I/O port This port is available in the single-chip mode, in the external bus 8-bit mode, or when the WRH pin output is disabled. When these pins are open in input mode, through current may leak in stop mode/reset mode, be sure to fix these pins to Vcc/Vss level to use these pins in input mode.                                                                |
|         | CTS0     |         | UART (ch.0) clear-to-send input pin Since this input is used whenever the UART (ch.0) CTS function is enabled, the output by any other function must be suspended unless the output is intentionally performed. When these pins are open in input mode, through current may leak in stop mode/reset mode, be sure to fix these pins to Vcc/Vss level to use these pins in input mode. |
|         | WRH      |         | Write strobe output pin for the upper eight bits of data bus This pin is available in the external bus 16-bit mode with the WRH pin output enabled in an external-bus mode.                                                                                                                                                                                                           |

<sup>\*:</sup> FPT-80P-M06, FPT-80C-C02

| Pin no.                                                 | Pin name                   | Circuit                                                                                                                                                                                                                       | Function                                                                                                                                                                                                                                                                                                                                                                       |  |
|---------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| QFP*                                                    | - Fin name                 | type                                                                                                                                                                                                                          | Function                                                                                                                                                                                                                                                                                                                                                                       |  |
| 58                                                      | INT3                       | D                                                                                                                                                                                                                             | External interrupt request input pin Since this input is used whenever external interrupts are enabled, the output by any other function must be suspended unless the output is intentionally performed. When these pins are open in input mode, through current may leak in stop mode/reset mode, be sure to fix these pins to Vcc/Vss level to use these pins in input mode. |  |
| 59                                                      | P55                        | E                                                                                                                                                                                                                             | General-purpose I/O port This port is available in the single-chip mode or when the WRL pin output is disabled.                                                                                                                                                                                                                                                                |  |
|                                                         | WRL                        |                                                                                                                                                                                                                               | Write strobe output pin for the lower eight bits of data bus This pin is available in an external-bus mode and when the WRL pin output is enabled.                                                                                                                                                                                                                             |  |
| 60                                                      | P56                        | E                                                                                                                                                                                                                             | General-purpose I/O port This port is available in the single-chip mode.                                                                                                                                                                                                                                                                                                       |  |
|                                                         | RD                         |                                                                                                                                                                                                                               | Data bus read strobe output pin This pin is available in an external-bus mode.                                                                                                                                                                                                                                                                                                 |  |
| When these pins are open in leak in stop mode/reset mod |                            | General-purpose I/O port This port is always available. When these pins are open in input mode, through current may leak in stop mode/reset mode, be sure to fix these pins to Vcc/Vss level to use these pins in input mode. |                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                         | WI                         |                                                                                                                                                                                                                               | RAM write disable request input Since this input is used during this operation at any time, the output by any other function must be suspended unless the output is intentionally performed. When these pins are open in input mode, through current may leak in stop mode/reset mode, be sure to fix these pins to Vcc/Vss level to use these pins in input mode.             |  |
| 32,<br>33,<br>35 to 40                                  | P60,<br>P61,<br>P62 to P67 | С                                                                                                                                                                                                                             | Open-drain I/O ports These ports are available when the analog input enable register setting is "port."                                                                                                                                                                                                                                                                        |  |
|                                                         | ANO,<br>AN1,<br>AN2 to AN7 |                                                                                                                                                                                                                               | 10-bit A/D converter analog input pins These pins are available when the analog input enable register setting is "analog input."                                                                                                                                                                                                                                               |  |
| 41 to 43                                                | MD0 to MD2                 | F                                                                                                                                                                                                                             | Operation mode select signal input pins Connect these pins directly to Vcc or Vss.                                                                                                                                                                                                                                                                                             |  |
| 44                                                      | HST                        | G                                                                                                                                                                                                                             | Hardware standby input pin                                                                                                                                                                                                                                                                                                                                                     |  |
| 45                                                      | P70                        | E                                                                                                                                                                                                                             | General-purpose I/O port This port is available when the UART (ch.1) clock output is disabled.                                                                                                                                                                                                                                                                                 |  |

<sup>\*:</sup> FPT-80P-M06, FPT-80C-C02

# To Top / Lineup / Index MB90210 Series

| Pin no.   | Pin name      | Circuit | Function                                                                                                                                                                                                                                             |  |
|-----------|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| QFP*      | I III IIaiiio | type    | T direction                                                                                                                                                                                                                                          |  |
| 45        | SCK1          | E       | UART (ch.1) clock output pin This pin is available when the UART (ch.1) clock output is enabled. UART (ch.1) external clock input pin This pin is available when the port is in input mode and the UART (ch.1) specification is external clock mode. |  |
| 46        | P71           | Е       | General-purpose I/O port This port is always available.                                                                                                                                                                                              |  |
|           | SID1          |         | UART (ch.1) serial data input pin<br>Since this input is used whenever the UART (ch.1) is in input<br>operation, the output by any other function must be suspended<br>unless the output is intentionally performed.                                 |  |
| 47        | P72           | E       | General-purpose I/O port This port is available when the UART (ch.1) serial data output is disabled.                                                                                                                                                 |  |
|           | SOD1          |         | UART (ch.1) serial data output pin This pin is available when the UART (ch.1) serial data output is enabled.                                                                                                                                         |  |
| 48        | P73           | Е       | General-purpose I/O port This port is available when the UART (ch.0) clock output is disabled.                                                                                                                                                       |  |
|           | SCK0          | _       | UART (ch.0) clock output pin This pin is available when the UART (ch.0) clock output is enabled. UART (ch.0) external clock input pin This pin is available when the port is in input mode and the UART (ch.0) specification is external clock mode. |  |
| 49        | P74           | Е       | General-purpose I/O port This port is always available.                                                                                                                                                                                              |  |
|           | SID0          |         | UART (ch.0) serial data input pin Since this input is used whenever the UART (ch.0) is in input operation, the output by any other function must be suspended unless the output is intentionally performed.                                          |  |
| 50        | P75           | E       | General-purpose I/O port This port is available when the UART (ch.0) serial data output is disabled.                                                                                                                                                 |  |
|           | SOD0          |         | UART (ch.0) serial data output pin This pin is available when the UART (ch.0) serial data output is enabled.                                                                                                                                         |  |
| 51,<br>52 | P80,<br>P81   | D       | General-purpose I/O port This port is always available. When these pins are open in input mode, through current may leak in stop mode/reset mode, be sure to fix these pins to Vcc/Vss level to use these pins in input mode.                        |  |

<sup>\*:</sup> FPT-80P-M06, FPT-80C-C02

| Pin no.   | Pin name      | Circuit<br>type | Function                                                                                                                                                                                                                                                                                                                                                                        |  |
|-----------|---------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| QFP*      | INTO          |                 | Estamal interpret years at input pin                                                                                                                                                                                                                                                                                                                                            |  |
| 51,<br>52 | INTO,<br>INT1 | D               | External interrupt request input pin Since this input is used whenever external interrupts are enabled, the output by any other function must be suspended unless the output is intentionally performed.  When these pins are open in input mode, through current may leak in stop mode/reset mode, be sure to fix these pins to Vcc/Vss level to use these pins in input mode. |  |
| 53        | P82           | D               | General-purpose I/O port This port is always available. When these pins are open in input mode, through current may leak in stop mode/reset mode, be sure to fix these pins to Vcc/Vss level to use these pins in input mode.                                                                                                                                                   |  |
|           | INT2          |                 | External interrupt request input pin Since this input is used whenever external interrupts are enabled, the output by any other function must be suspended unless the output is intentionally performed. When these pins are open in input mode, through current may leak in stop mode/reset mode, be sure to fix these pins to Vcc/Vss level to use these pins in input mode.  |  |
|           | ATG           |                 | 10-bit A/D converter trigger input pin When these pins are open in input mode, through current may leak in stop mode/reset mode, be sure to fix these pins to Vcc/Vss level to use these pins in input mode.                                                                                                                                                                    |  |
| 28        | AVcc          | Power supply    | Analog circuit power supply pin This power supply must be turned on or off with a potential equal to or higher than AVcc applied to Vcc. Be sure that AVcc= Vcc before use and during operation.                                                                                                                                                                                |  |
| 29        | AVRH          | Power supply    | Analog circuit reference voltage input pin This pins must be turned on or off with a potential equal to or higher than AVRH applied to AVcc.                                                                                                                                                                                                                                    |  |
| 30        | AVRL          | Power supply    | Analog circuit reference voltage input pin                                                                                                                                                                                                                                                                                                                                      |  |
| 31        | AVss          | Power supply    | Analog circuit grounding level                                                                                                                                                                                                                                                                                                                                                  |  |

<sup>\*:</sup> FPT-80P-M06, FPT-80C-C02

#### ■ I/O CIRCUIT TYPE

| Туре | Circuit                                                           | Remarks                                                                                                                                                                                                                                                                          |
|------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A    | X1<br>X0<br>X0<br>X0<br>Standby control                           | Oscillation feedback resistor: Approx.1 MΩ     MB90214     MB90P214B     MB90W214B                                                                                                                                                                                               |
|      | X1<br>X0<br>X0<br>Standby control                                 | Oscillation feedback resistor: Approx.1 MΩ MB90P214A MB90W214A                                                                                                                                                                                                                   |
| В    | Digital output  R  Digital output  Digital input  Standby control | CMOS-level I/O     Standby control provided     MB90214: With or without pull-up/pull-down     reisistor optional     MB90P214A/P214B: Without pull-up/pull-down     resistor     MB90W214A/W214B: Without pull-up/pull-down     resistor                                        |
| С    | Digital output  A/D input  Digital input                          | N-ch open-drain output     CMOS-level hysteresis input     A/D control provided                                                                                                                                                                                                  |
| D    | Digital output  R  Digital output  Digital input                  | CMOS-level output     CMOS-level hysteresis input     Standby control not provided     MB90214: With or without pull-up/pull-down     reisistor optional     MB90P214A/P214B: Without pull-up/pull-down     resistor     MB90W214A/W214B: Without pull-up/pull-down     resistor |

#### (Continued)





Note: The pull-up and pull-down resistors are always connected, regardless of the state.

#### **■ HANDLING DEVICES**

#### 1. Preventing Latchup

CMOS ICs may cause latchup when a voltage higher than Vcc or lower than Vss is applied to input or output pins, or when a voltage exceeding the rating is applied between Vcc and Vss.

If latch-up occurs, the power supply current increases rapidly, sometimes resulting in thermal breakdown of the device. Use meticulous care not to let any voltage exceed the maximum rating.

Also, take care to prevent the analog power supply (AVcc and AVRH) and analog input from exceeding the digital power supply (Vcc) when the analog system power supply is turned on and off.

#### 2. Treatment of Unused Input Pins

Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor.

#### 3. Treatment of Pins when A/D is not Used

Connect to be AVcc = AVRH = Vcc and AVss = AVRL = Vss even if the A/D converter is not in use.

#### 4. Precautions when Using an External Clock

To reset the internal circuit properly by the Low-level input to the RST pin, the "L" level input to the RST pin must be maintained for at least five machine cycles. Pay attention to it if the chip uses external clock input.

#### 5. Vcc and Vss Pins

Apply equal potential to the Vcc and Vss pins.

#### 6. Supply Voltage Variation

The operation assurance range for the  $V_{\rm CC}$  supply voltage is as given in the ratings. However, sudden changes in the supply voltage can cause misoperation, even if the voltage remains within the rated range. Therefore, it is important to supply a stable voltage to the IC. The recommended power supply control guidelines are that the commercial frequency (50 to 60 Hz) ripple variation (P-P value) on  $V_{\rm CC}$  should be less than 10% of the standard  $V_{\rm CC}$  value and that the transient rate of change during sudden changes, such as during power supply switching, should be less than 0.1 V/ms.

#### 7. Notes on Using an External Clock

When using an external clock, drive the X0 pin as illustrated below. When an external clock is used, oscillation stabilization time is required even for power-on reset and wake-up from stop mode.



#### 8. Power-on Sequence for A/D Converter Power Supplies and Analog Inputs

Be sure to turn on the digital power supply (Vcc) before applying voltage to the A/D converter power supplies (AVcc, AVRH, and AVRL) and analog inputs (AN0 to AN7).

When turning power supplies off, turn off the A/D converter power supplies (AVcc, AVRH, and AVRL) and analog inputs (AN0 to AN7) first, then the digital power supply (Vcc).

When turning AVRH on or off, be careful not to let it exceed AVcc.

#### ■ PROGRAMMING FOR MB90P214A/P214B/W214A/W214B

In EPROM mode, the MB90P214A/P214B/W214A/W214B functions equivalent to the MBM27C1000. This allows the EPROM to be programmed with a general-purpose EPROM programmer by using the dedicated socket adapter (do not use the electronic signature mode).

#### 1. Program Mode

When shipped from Fujitsu, and after each erasure, all bits (64 K  $\times$  8 bits) in the MB90P214A/P214B/W214A/W214B are in the "1" state. Data is written to the ROM by selectively programming "0's" into the desired bit locations. Bits cannot be set to "1" electrically.

#### 2. Programming Procedure

- (1) Set the EPROM programmer to MBM27C1000.
- (2) Load program data into the EPROM programmer at 10000H to 1FFFFH.

Note that ROM addresses FF0000H to FFFFFH in the operation mode in the MB90P214A/P214B/W214A/W214B series assign to 10000H to 1FFFFH in the EPROM mode (on the EPROM programmer).



- (3) Mount the MB90P214A/P214B/W214A/W214B on the adapter socket, then fit the adapter socket onto the EPROM programmer. When mounting the device and the adapter socket, pay attention to their mounting orientations.
- (4) Start programming the program data to the device.
- (5) If programming has not successfully resulted, connect a capacitor of approx. 0.1 μF between Vcc and GND, between Vpp and GND.
- (6) Since the MB90P214A and MB90W214A have CMOS-level input, programming to them may be impossible depending on the output level of the general-purpose programmer. In that case, connect a pull-up resistor to the adapter socket side.

Note: The mask ROM products (MB90214) does not support EPROM mode. Data cannot, therefore, be read by the EPROM programmer.

#### 3. EPROM Programmer Socket Adapter and Recommended Programmer Manufacturer

| Part No.                                                |                 | MB90P214B                                          |             |
|---------------------------------------------------------|-----------------|----------------------------------------------------|-------------|
| Package                                                 |                 | QFP-80                                             |             |
| Compatible socket<br>Sun Hayato Co., Lt                 | adapter<br>d.   | ROM-80QF-32DP-16F                                  |             |
| Recommended programmer manufacturer and programmer name | Advantest corp. | R4945A<br>(main unit)<br>+<br>R49451A<br>(adapter) | Recommended |

Inquiry: Sun Hayato Co., Ltd.: TEL: (81)-3-3986-0403

FAX: (81)-3-5396-9106

Advantest Corp.: TEL: Except JAPAN (81)-3-3930-4111

#### 4. Erase Procedure

Data written in the MB90W214A/W214B are erased (from "0" to "1") by exposing the chip to ultraviolet rays with a wavelength of 2,537 Å through the translucent cover.

Recommended irradiation dosage for exposure is 10 Wsec/cm<sup>2</sup>. This amount is reached in 15 to 20 minutes with a commercial ultraviolet lamp positioned 2 to 3 cm above the package (when the package surface illuminance is  $1200 \, \mu \text{W/cm}^2$ ).

If the ultraviolet lamp has a filter, remove the filter before exposure. Attaching a mirrored plate to the lamp increases the illuminance by a factor of 1.4 to 1.8, thus shortening the required erasure time. If the translucent part of the package is stained with oil or adhesive, transmission of ultraviolet rays is degraded, resulting in a longer erasure time. In that case, clean the translucent part using alcohol (or other solvent not affecting the package).

The above recommended dosage is a value which takes the guard band into consideration and is a multiple of the time in which all bits can be evaluated to have been erased. Observe the recommended dosage for erasure; the purpose of the guard band is to ensure erasure in all temperature and supply voltage ranges. In addition, check the life span of the lamp and control the illuminance appropriately.

Data in the MB90W214A/W214B are erased by exposure to light with a wavelength of 4000 Å or less.

Data in the device is also erased even by exposure to fluorescent lamp light or sunlight although the exposure results in a much lower erasure rate than exposure to 2537 Å ultraviolet rays. Note that exposure to such lights for an extended period will therefore affect system reliability. If the chip is used where it is exposed to any light with a wavelength of 4000 Å or less, cover the translucent part, for example, with a protective seal to prevent the chip from being exposed to the light.

Exposure to light with a wavelength of 4,000 to 5,000 Å or more will not erase data in the device. If the light applied to the chip has a very high illuminance, however, the device may cause malfunction in the circuit for reasons of general semiconductor characteristics. Although the circuit will recover normal operation when exposure is stopped, the device requires proper countermeasures for use in a place exposed continuously to such light even though the wavelength is 4,000 Å or more.

#### 5. Recommended Screening Conditions

High temperature aging is recommended as the pre-assembly screening procedure.



#### 6. Programming Yeild

MB90P214A/P214B cannot be write-tested for all bits due to their nature. Therefore the write yield cannot always be guaranteed to be 100%.

#### 7. Pin Assignment in EPROM Mode

#### (1) Pins compatible with MBM27C1000

| МВМ2    | MBM27C1000      |         | MB90P214A, MB90P214B,<br>MB90W214A, MB90W214B |     |
|---------|-----------------|---------|-----------------------------------------------|-----|
| Pin no. | Pin name        | Pin no. | Pin name                                      | Pir |
| 1       | V <sub>PP</sub> | 43      | MD2 (VPP)                                     | (   |
| 2       | OE              | 59      | P55                                           | (   |
| 3       | A15             | 19      | P37                                           | (   |
| 4       | A12             | 16      | P34                                           | 2   |
| 5       | A07             | 10      | P27                                           | 2   |
| 6       | A06             | 9       | P26                                           | 2   |
| 7       | A05             | 8       | P25                                           | 2   |
| 8       | A04             | 7       | P24                                           | 2   |
| 9       | A03             | 6       | P23                                           | 2   |
| 10      | A02             | 5       | P22                                           | 2   |
| 11      | A01             | 4       | P21                                           | 2   |
| 12      | A00             | 3       | P20                                           | 2   |
| 13      | D00             | 67      | P00                                           | 2   |
| 14      | D01             | 68      | P01                                           | •   |
| 15      | D02             | 69      | P02                                           | •   |
| 16      | GND             |         |                                               |     |

| MBM27C1000 |          | MB90P214A, MB90P214B,<br>MB90W214A, MB90W214B |          |  |
|------------|----------|-----------------------------------------------|----------|--|
| Pin no.    | Pin name | Pin no.                                       | Pin name |  |
| 32         | Vcc      |                                               |          |  |
| 31         | PGM      | 60                                            | P56      |  |
| 30         | N.C.     |                                               |          |  |
| 29         | A14      | 18                                            | P36      |  |
| 28         | A13      | 17                                            | P35      |  |
| 27         | A08      | 12                                            | P30      |  |
| 26         | A09      | 13                                            | P31      |  |
| 25         | A11      | 15                                            | P33      |  |
| 24         | A16      | 20                                            | P40      |  |
| 23         | A10      | 14                                            | P32      |  |
| 22         | CE       | 58                                            | P54      |  |
| 21         | D07      | 74                                            | P07      |  |
| 20         | D06      | 73                                            | P06      |  |
| 19         | D05      | 72                                            | P05      |  |
| 18         | D04      | 71                                            | P04      |  |
| 17         | D03      | 70                                            | P03      |  |

#### (2) Power supply and ground connection pins

| Туре         | Pin no. | Pin name |
|--------------|---------|----------|
| Power supply | 41      | MD0      |
|              | 42      | MD1      |
|              | 44      | HST      |
|              | 66      | Vcc      |
| GND          | 11      | Vss      |
|              | 30      | AVRL     |
|              | 31      | AVss     |
|              | 34      | Vss      |
|              | 56      | P52      |
|              | 57      | P53      |
|              | 62      | RST      |
|              | 63      | Vss      |

#### (3) Pins other than MBM27C1000-compatible pins

| Pin no.                                                               | Pin name                                                                                     | Treatment                                                            |
|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| 64                                                                    | X0                                                                                           | Pull up to 4.7 kΩ.                                                   |
| 65                                                                    | X1                                                                                           | Open                                                                 |
| 1 2 21 to 27 28 29 32 33 35 to 40 45 to 50 51 to 53 54 55 61 75 to 80 | P16 P17 P41 to P47 AVcc AVRH P60 P61 P62 to P67 P70 to P75 P80 to P82 P50 P51 P57 P10 to P15 | Connect a pull-up resistor of approximately 1 $M\Omega$ to each pin. |

#### **■ BLOCK DIAGRAM**



#### **■ PROGRAMMING MODEL**



#### **■ MEMORY MAP**



| Туре                               | Address #1 | Address #2 | Address #3 | Address #4 | Address #5 | Address #6 |
|------------------------------------|------------|------------|------------|------------|------------|------------|
| MB90214                            | FF0000н    | 004000н    | 001300н    | 001200н    | 001100н    | 000D00н    |
| MB90P214A/P214B<br>MB90W214A/W214B | FF0000H    | 004000н    | 001300н    | 001200н    | 001100н    | 001100н    |
| MB90V210                           | (FE0000н)  | 004000н    | 001300н    | 001300н    | 001100н    | 001100н    |

#### ■ I/O MAP

| Address           | Register                                     | Register name   | Access   | Resource name | Initial value |
|-------------------|----------------------------------------------|-----------------|----------|---------------|---------------|
| 000000н *3        | Port 0 data register                         | PDR0            | R/W      | Port 0        | XXXXXXX       |
| 000001н *3        | Port 1 data register                         | PDR1            | PDR1 R/W |               | XXXXXXX       |
| 000002н *3        | Port 2 data register                         | PDR2            | R/W      | Port 2        | XXXXXXX       |
| 000003н *3        | Port 3 data register                         | PDR3            | R/W      | Port 3        | XXXXXXX       |
| 000004н *3        | Port 4 data register                         | PDR4            | R/W      | Port 4        | XXXXXXX       |
| 000005н *3        | Port 5 data register                         | PDR5            | R/W      | Port 5        | XXXXXXX       |
| 000006н           | Port 6 data register                         | PDR6            | R/W      | Port 6        | 11111111      |
| 000007н           | Port 7 data register                         | PDR7            | R/W      | Port 7        | XXXXXX        |
| 000008н           | Port 8 data register                         | PDR8            | R/W      | Port 8        | XXX           |
| 000009н<br>to 0Fн |                                              | (Reserved area  | a) *1    |               |               |
| 000010н *3        | Port 0 data direction register               | DDR0            | R/W      | Port 0        | 00000000      |
| 000011н *3        | Port1 data direction register                | DDR1            | R/W      | Port 1        | 00000000      |
| 000012н *3        | Port 2 data direction register               | DDR2            | R/W      | Port 2        | 0000000       |
| 000013н *3        | Port 3 data direction register               | DDR3            | R/W      | Port 3        | 0000000       |
| 000014н *3        | Port 4 data direction register               | DDR4            | R/W      | Port 4        | 0000000       |
| 000015н *3        | Port 5 data direction register               | DDR5            | R/W      | Port 5        | 0000000       |
| 000016н           | Analog input enable register                 | ADER            | R/W      | Port 6        | 11111111      |
| 000017н           | Port 7 data direction register               | DDR7            | R/W      | Port 7        | 000000        |
| 000018н           | Port 8 data direction register               | DDR8            | R/W      | Port 8        | 000           |
| 000019н<br>to 1Fн |                                              | (Reserved area  | a) *1    |               |               |
| 000020н           | Mode control register 0                      | UMC0            | R/W      | UART (ch.0)   | 00000100      |
| 000021н           | Status register 0                            | USR0            | R/W      |               | 00010000      |
| 000022н           | Input data register 0/output data register 0 | UIDR0/<br>UODR0 | R/W      |               | xxxxxxx       |
| 000023н           | Rate and data register 0                     | URD0            | R/W      |               | 0000000       |
| 000024н           | Mode control register 1                      | UMC1            | R/W      | UART (ch.1)   | 00000100      |
| 000025н           | Status register 1                            | USR1            | R/W      |               | 00010000      |
| 000026н           | Input data register 1/output data register 1 | UIDR1/<br>UODR1 | R/W      |               | xxxxxxx       |
| 000027н           | Rate and data register 1                     | URD1            | R/W      |               | 00000000      |

# To Top / Lineup / Index MB90210 Series

| Address           | Register                                     | Register name   | Access    | Resource name                   | Initial value   |
|-------------------|----------------------------------------------|-----------------|-----------|---------------------------------|-----------------|
| 000028н           | Mode control register 2                      | UMC2            | R/W       | UART (ch.2)                     | 00000100        |
| 000029н           | Status register 2                            | USR2            | R/W       |                                 | 00010000        |
| 00002Ан           | Input data register 2/output data register 2 | UIDR2/<br>UODR2 | R/W       |                                 | XXXXXXX         |
| 00002Вн           | Rate and data register 2                     | URD2            | R/W       |                                 | 0000000         |
| 00002Сн           | UART redirect control register               | URDR            | R/W       | UART (ch.0/2)                   | 00000           |
| 00002Dн<br>to 2Fн |                                              | (Reserved area  | a) *1     |                                 |                 |
| 000030н           | Interrupt/DTP enable register                | ENIR            | R/W       | DTP/external                    | 0000            |
| 000031н           | Interrupt/DTP factor register                | EIRR            | R/W       | interrupt                       | 0000            |
| 000032н           | Request level setting register               | ELVR            | R/W       |                                 | 0000000         |
| 000033н           |                                              | (Reserved area  | a) *1     |                                 |                 |
| 000034н           | AD control status register                   | ADCS            | R/W       | 10-bit A/D<br>converter         | 00000000        |
| 000035н           |                                              |                 |           |                                 | 0000000         |
| 000036н<br>to 37н | AD data register                             | ADCD            | R/W<br>*4 |                                 | XXXXXXXX<br>0XX |
| 000038н<br>to 39н | Timer control status register 0              | TMCSR0          | R/W       | 16-bit reload<br>timer 1 (ch.0) | 0000000         |
| 00003Ан<br>to 3Вн | Timer control status register 1              | TMCSR1          | R/W       | 16-bit reload<br>timer 1 (ch.1) | 0000000         |
| 00003Сн<br>to 3Dн | Timer control status register 2              | TMCSR2          | R/W       | 16-bit reload<br>timer 1 (ch.2) | 00000000        |
| 00003Eн<br>to 3Fн | Timer control status register 3              | TMCSR3          | R/W       | 16-bit reload<br>timer 1 (ch.3) | 0000000         |
| 000040н           | Timer 0 timer register                       | TMR0            | R         | 16-bit reload                   | XXXXXXXX        |
| 000041н           |                                              |                 |           | timer 1 (ch.0)                  | XXXXXXXX        |
| 000042н           | Timer 0 reload register                      | TMRLR0          | W         |                                 | XXXXXXX         |
| 000043н           |                                              |                 |           |                                 | XXXXXXX         |
| 000044н           | Timer 1 timer register                       | TMR1            | R         | 16-bit reload                   | XXXXXXXX        |
| 000045н           |                                              |                 |           | timer 1 (ch.1)                  | XXXXXXX         |
| 000046н           | Timer 1 reload register                      | TMRLR1          | W         |                                 | XXXXXXX         |
| 000047н           |                                              |                 |           |                                 | XXXXXXXX        |

| Address | Register                        | Register name  | Access | Resource name                   | Initial value |  |  |
|---------|---------------------------------|----------------|--------|---------------------------------|---------------|--|--|
| 000048н | Timer 2 timer register          | TMR2           | R      | 16-bit reload                   | XXXXXXX       |  |  |
| 000049н |                                 |                |        | timer 1 (ch.2)                  | XXXXXXX       |  |  |
| 00004Ан | Timer 2 reload register         | TMRLR2         | W      |                                 | XXXXXXX       |  |  |
| 00004Вн |                                 |                |        |                                 | XXXXXXX       |  |  |
| 00004Сн | Timer 3 timer register          | TMR3           | R      | 16-bit reload                   | XXXXXXX       |  |  |
| 00004Dн |                                 |                |        | timer 1 (ch.3)                  | XXXXXXX       |  |  |
| 00004Ен | Timer 3 reload register         | TMRLR3         | W      |                                 | XXXXXXX       |  |  |
| 00004Fн |                                 |                |        |                                 | XXXXXXXX      |  |  |
| 000050н | Timer 4 timer register          | TMR4           | R      | 16-bit reload                   | XXXXXXXX      |  |  |
| 000051н |                                 |                |        | timer 2 (ch.4)                  | XXXXXXX       |  |  |
| 000052н | Timer 4 reload register         | TMRLR4         | W      |                                 | XXXXXXXX      |  |  |
| 000053н |                                 |                |        |                                 | XXXXXXXX      |  |  |
| 000054н | Timer 5 timer register          | TMR5           | R      | 16-bit reload<br>timer 2 (ch.5) | XXXXXXXX      |  |  |
| 000055н |                                 |                |        |                                 | XXXXXXXX      |  |  |
| 000056н | Timer 5 reload register         | TMRLR5         | W      |                                 | XXXXXXXX      |  |  |
| 000057н |                                 |                |        |                                 | XXXXXXXX      |  |  |
| 000058н | Timer 6 timer register          | TMR6           | R      | 16-bit reload                   | XXXXXXXX      |  |  |
| 000059н |                                 |                |        | timer 2 (ch.6)                  | XXXXXXXX      |  |  |
| 00005Ан | Timer 6 reload register         | TMRLR6         | W      |                                 | XXXXXXXX      |  |  |
| 00005Вн |                                 |                |        |                                 | XXXXXXX       |  |  |
| 00005Сн | Timer 7 timer register          | TMR7           | R      | 16-bit reload                   | XXXXXXXX      |  |  |
| 00005Dн |                                 |                |        | timer 2 (ch.7)                  | XXXXXXXX      |  |  |
| 00005Ен | Timer 7 reload register         | TMRLR7         | W      |                                 | XXXXXXXX      |  |  |
| 00005Fн |                                 |                |        |                                 | XXXXXXX       |  |  |
| 000060н | Timer control status register 4 | TMCSR4         | R/W    | 16-bit reload<br>timer 2 (ch.4) | 00000000      |  |  |
| 000061н |                                 | (Reserved area | a) *1  | -                               |               |  |  |
| 000062н | Timer control status register 5 | TMCSR5         | R/W    | 16-bit reload<br>timer 2 (ch.5) | 00000000      |  |  |
| 000063н | (Reserved area) *1              |                |        |                                 |               |  |  |
| 000064н | Timer control status register 6 | TMCSR6         | R/W    | 16-bit reload<br>timer 2 (ch.6) | 00000000      |  |  |
| 000065н |                                 | (Reserved area | a) *1  |                                 |               |  |  |

# To Top / Lineup / Index MB90210 Series

| Address           | Register                            | Register name  | Access | Resource<br>name                | Initial value |  |  |  |
|-------------------|-------------------------------------|----------------|--------|---------------------------------|---------------|--|--|--|
| 000066н           | Timer control status register 7     | TMCSR7         | R/W    | 16-bit reload<br>timer 2 (ch.7) | 00000000      |  |  |  |
| 000067н           | (Reserved area) *1                  |                |        |                                 |               |  |  |  |
| 000068н           | PWC0 divide ratio register          | DIVR0          | R/W    | PWC timer (ch.0)                | 00            |  |  |  |
| 000069н           |                                     | (Reserved area | ı) *1  |                                 |               |  |  |  |
| 00006Ан           | PWC1 divide ratio register          | DIVR1          | R/W    | PWC timer (ch.1)                | 00            |  |  |  |
| 00006Вн           |                                     | (Reserved area | i) *1  |                                 | I             |  |  |  |
| 00006Сн           | PWC2 divide ratio register          | DIVR2          | R/W    | PWC timer (ch.2)                | 00            |  |  |  |
| 00006Dн           |                                     | (Reserved area | i) *1  |                                 | I             |  |  |  |
| 00006Ен           | PWC3 divide ratio register          | DIVR3          | R/W    | PWC timer (ch.3)                | 00            |  |  |  |
| 00006Fн           |                                     | (Reserved area | i) *1  |                                 |               |  |  |  |
| 000070н           | PWC0 control status register        | PWCSR0         | R/W    | PWC timer                       | 00000000      |  |  |  |
| 000071н           |                                     |                |        | (ch.0)                          | 00000000      |  |  |  |
| 000072н           | PWC0 data buffer register           | PWCR0          | R/W    |                                 | 00000000      |  |  |  |
| 000073н           |                                     |                |        |                                 | 00000000      |  |  |  |
| 000074н           | PWC1 control status register        | PWCSR1         | R/W    | PWC timer                       | 00000000      |  |  |  |
| 000075н           |                                     |                |        | (ch.1)                          | 00000000      |  |  |  |
| 000076н           | PWC1 data buffer register           | PWCR1          | R/W    |                                 | 00000000      |  |  |  |
| 000077н           |                                     |                |        |                                 | 00000000      |  |  |  |
| 000078н           | PWC2 control status register        | PWCSR2         | R/W    | PWC timer                       | 00000000      |  |  |  |
| 000079н           |                                     |                |        | (ch.2)                          | 00000000      |  |  |  |
| 00007Ан           | PWC2 data buffer register           | PWCR2          | R/W    |                                 | 00000000      |  |  |  |
| 00007Вн           |                                     |                |        |                                 | 00000000      |  |  |  |
| 00007Сн           | PWC3 control status register        | PWCSR3         | R/W    | PWC timer                       | 00000000      |  |  |  |
| 00007Dн           |                                     |                |        | (ch.3)                          | 00000000      |  |  |  |
| 00007Ен           | PWC3 data buffer register           | PWCR3          | R/W    |                                 | 00000000      |  |  |  |
| 00007Fн           |                                     |                |        |                                 | 00000000      |  |  |  |
| 000080н<br>to 87н |                                     | (Reserved area | n) *1  |                                 |               |  |  |  |
| 000088н           | PPG operation mode control register | PPGC           | R/W    | 8-bit PPG timer                 | 000001        |  |  |  |
| 000089н           |                                     | (Reserved area | ı) *1  |                                 |               |  |  |  |

| Address           | Register                                               | Register name  | Access | Resource name                       | Initial value |  |  |
|-------------------|--------------------------------------------------------|----------------|--------|-------------------------------------|---------------|--|--|
| 00008Ан           | PPG reload register                                    | PRL            | R/W    | 8-bit PPG timer                     | XXXXXXX       |  |  |
| 00008Вн           |                                                        |                |        |                                     | XXXXXXX       |  |  |
| 00008Сн<br>to 8Dн | (Reserved area) *1                                     |                |        |                                     |               |  |  |
| 00008Ен           | WI control register                                    | WICR           | R/W    | Write-inhibit RAM                   | X             |  |  |
| 00008Fн<br>to 9Eн |                                                        | (Reserved area | ı) *1  |                                     |               |  |  |
| 00009Fн           | Delayed interrupt source generate/<br>release register | DIRR           | R/W    | Delayed interrupt generation module | 0             |  |  |
| 0000А0н           | Standby control register                               | STBYC          | R/W    | Low-power consumption mode          | 0001***       |  |  |
| 0000A1н<br>to A2н |                                                        | (Reserved area | n) *1  | •                                   |               |  |  |
| 0000АЗн           | Middle address control register                        | MACR           | W      | External pin                        | #######       |  |  |
| 0000А4н           | Upper address control register                         | HACR           | W      |                                     | #######       |  |  |
| 0000А5н           | External pin control register                          | EPCR           | W      |                                     | ##0-0#00      |  |  |
| 0000A6н<br>to A7н |                                                        | (Reserved area | i) *1  |                                     |               |  |  |
| 0000А8н           | Watchdog timer control register                        | WTC            | R/W    | Watchdog timer                      | XXXXXXX       |  |  |
| 0000А9н           | Timebase timer control register                        | TBTC           | R/W    | Timebase timer                      | 100000        |  |  |
| 0000AAн<br>to AFн |                                                        | (Reserved area | ı) *1  |                                     |               |  |  |
| 0000В0н           | Interrupt control register 00                          | ICR00          | R/W    | Interrupt                           | 00000111      |  |  |
| 0000В1н           | Interrupt control register 01                          | ICR01          | R/W    | controller                          | 00000111      |  |  |
| 0000В2н           | Interrupt control register 02                          | ICR02          | R/W    |                                     | 00000111      |  |  |
| 0000ВЗн           | Interrupt control register 03                          | ICR03          | R/W    |                                     | 00000111      |  |  |
| 0000В4н           | Interrupt control register 04                          | ICR04          | R/W    |                                     | 00000111      |  |  |
| 0000В5н           | Interrupt control register 05                          | ICR05          | R/W    |                                     | 00000111      |  |  |
| 0000В6н           | Interrupt control register 06                          | ICR06          | R/W    |                                     | 00000111      |  |  |
| 0000В7н           | Interrupt control register 07                          | ICR07          | R/W    |                                     | 00000111      |  |  |
| 0000В8н           | Interrupt control register 08                          | ICR08          | R/W    |                                     | 00000111      |  |  |
| 0000В9н           | Interrupt control register 09                          | ICR09          | R/W    |                                     | 00000111      |  |  |

#### (Continued)

| Address           | Register                      | Register<br>name | Access | Resource name | Initial value |
|-------------------|-------------------------------|------------------|--------|---------------|---------------|
| 0000ВАн           | Interrupt control register 10 | ICR10            | R/W    | Interrupt     | 00000111      |
| 0000ВВн           | Interrupt control register 11 | ICR11            | R/W    | controller    | 00000111      |
| 0000ВСн           | Interrupt control register 12 | ICR12            | R/W    |               | 00000111      |
| 0000ВDн           | Interrupt control register 13 | ICR13            | R/W    |               | 00000111      |
| 0000ВЕн           | Interrupt control register 14 | ICR14            | R/W    |               | 00000111      |
| 0000ВFн           | Interrupt control register 15 | ICR15            | R/W    |               | 00000111      |
| 0000C0н<br>to FFн | (External area) *2            |                  |        |               |               |

#### Initial value

- 0: The initial value of this bit is 0.
- 1: The initial value of this bit is 1.
- X: The initial value of this bit is undefined.
- -: This bit is not used. The initial value is undefined.
- \*: The initial value of this bit varies with the reset source.
- #: The initial value of this bit varies with the operation mode.
- \*1: Access inhibited
- \*2: The only area available for the external access below address 0000FFH is this area. Accesses to these addresses are handled as accesses to an external I/O area.
- \*3: When the external bus is enabled, do not access any register not serving as a general-purpose port in the areas from address 000000H to 000005H and from 000010H to 000015H.
- \*4: Writing to bit 15 is possible. Writing to other bits is used as a test function.

# ■ INTERRUPT SOURCES AND INTERRUPT VECTORS/INTERRUPT CONTROL REGISTERS

| Intown on course                   | El <sup>2</sup> OS | Interrupt vector |                 |                     | Interrupt control register |         |
|------------------------------------|--------------------|------------------|-----------------|---------------------|----------------------------|---------|
| Interrupt source                   | support            | No.              |                 | Address             | ICR                        | Address |
| Reset                              | ×                  | # 08             | 08н             | FFFFDC⊦             | _                          | _       |
| INT9 instruction                   | ×                  | # 09             | 09н             | FFFFD8 <sub>H</sub> | _                          | _       |
| Exceptional                        | ×                  | # 10             | ОАн             | FFFFD4 <sub>H</sub> | _                          | _       |
| UART interrupt #0                  | Δ                  | # 11             | 0Вн             | FFFFD0 <sub>H</sub> | ICR00                      | 000В0н  |
| UART interrupt #1                  | Δ                  | # 12             | 0Сн             | FFFFCCH             | ICINOU                     | ОООВОН  |
| UART interrupt #2                  | Δ                  | # 13             | 0Дн             | FFFFC8 <sub>H</sub> | ICR01                      | 000В1н  |
| UART interrupt #3                  | Δ                  | # 14             | 0Ен             | FFFFC4 <sub>H</sub> | ICKUI                      | ОООБТН  |
| PWC timer # 0 · count completed    | Δ                  | # 15             | 0Fн             | FFFFC0 <sub>H</sub> | ICR02                      | 00082   |
| PWC timer # 0 · overflow           | Δ                  | # 16             | 10н             | FFFFBCH             | ICINUZ                     | 000В2н  |
| PWC timer # 1 · count completed    | Δ                  | # 17             | 11н             | FFFFB8 <sub>H</sub> | ICR03                      | 000ВЗн  |
| PWC timer # 1 · overflow           | Δ                  | # 18             | 12н             | FFFFB4 <sub>H</sub> | ICKUS                      | ОООБЭН  |
| PWC timer # 2 · count completed    | Δ                  | # 19             | 13н             | FFFFB0 <sub>H</sub> | ICR04                      | 000В4н  |
| PWC timer # 2 · overflow           | Δ                  | # 20             | 14н             | FFFFACH             |                            |         |
| PWC timer # 3 · count completed    | Δ                  | # 21             | 15н             | FFFFA8 <sub>H</sub> | ICR05                      | 000В5н  |
| PWC timer # 3 · overflow           | Δ                  | # 22             | 16н             | FFFFA4 <sub>H</sub> | ICKUS                      |         |
| 16-bit reload timer 1 # 0 overflow | Δ                  | # 23             | 17н             | FFFFA0 <sub>H</sub> | ICR06                      | 000В6н  |
| 16-bit reload timer 1 # 1 overflow | Δ                  | # 24             | 18н             | FFFF9C <sub>H</sub> | ICKUU                      | ОООБОН  |
| 16-bit reload timer 1 # 2 overflow | Δ                  | # 25             | 19н             | FFFF98 <sub>H</sub> | ICR07                      | 000В7н  |
| 16-bit reload timer 1 # 3 overflow | Δ                  | # 26             | 1Ан             | FFFF94 <sub>H</sub> | ICRU/                      | 000В7н  |
| 16-bit reload timer 2 # 4 overflow | Δ                  | # 27             | 1Вн             | FFFF90⊦             | ICR08                      | 00000   |
| 16-bit reload timer 2 # 5 overflow | Δ                  | # 28             | 1Сн             | FFFF8C <sub>H</sub> | ICKUO                      | 000В8н  |
| 16-bit reload timer 2 # 6 overflow | Δ                  | # 29             | 1Dн             | FFFF88 <sub>H</sub> | ICDOO                      | 00000   |
| 16-bit reload timer 2 # 7 overflow | Δ                  | # 30             | 1Ен             | FFFF84 <sub>H</sub> | ICR09                      | 000В9н  |
| A/D converter count completed      | Δ                  | # 31             | 1F <sub>H</sub> | FFFF80 <sub>H</sub> | ICR10                      | 000B A  |
| Timebase timer interval interrupt  | Δ                  | # 32             | 20н             | FFFF7C <sub>H</sub> | ICKIU                      | 000ВАн  |
| UART2 · transmission completed     | Δ                  | # 33             | 21н             | FFFF78 <sub>H</sub> | ICR11                      | 000ВВн  |
| UART2 · reception completed        | Δ                  | # 34             | 22н             | FFFF74 <sub>H</sub> | IUKII                      | UUUDDH  |

| Interrupt source                    | El <sup>2</sup> OS<br>support | Interrupt vector |     |                     | Interrupt control register |         |
|-------------------------------------|-------------------------------|------------------|-----|---------------------|----------------------------|---------|
|                                     |                               | No.              |     | Address             | ICR                        | Address |
| UART1 · transmission completed      | 0                             | # 35             | 23н | FFFF70⊦             | ICR12                      | 0000ВСн |
| UART1 · reception completed         | 0                             | # 36             | 24н | FFFF6C <sub>H</sub> |                            |         |
| UART0 · transmission completed      | 0                             | # 37             | 25н | FFFF68⊦             | ICR13                      | 0000ВDн |
| UART0 · reception completed         | 0                             | # 39             | 27н | FFFF60 <sub>H</sub> | ICR14                      | 0000ВЕн |
| Delayed interrupt generation module | ×                             | # 42             | 2Ан | FFFF54 <sub>H</sub> | ICR15                      | 0000ВFн |
| Stack fault                         | ×                             | # 255            | FFн | FFFC00 <sub>H</sub> | _                          | _       |

- ©: El<sup>2</sup>OS is supported (with stop request).
- ○: El²OS is supported; however, since two interrupt sources are allocated to a single ICR, in case El²OS is used for one of the two, El²OS and ordinary interrupt are not both available for the other (with stop request).
- △: El²OS is supported; however, since two interrupt sources are allocated to a single ICR, in case El²OS is used for one of the two, El²OS and ordinary interrupt are not both available for the other (with no stop request).
- $\times$ : El<sup>2</sup>OS is not supported.

#### **■ PERIPHERAL RESOURCES**

#### 1. Parallel Ports

The MB90210 series has 57 I/O pins and 8 open-drain I/O pins.

Ports 0 to 5, 7, and 8 are I/O ports. Each of these ports serves as an input port when the data direction register value is 0 and as an output port when the value is 1.

Port 6 is an open-drain port, which may be used as a port when the analog input enable register value is 0.

#### (1) Register Configuration

#### Port data registers 0 to 8 (PDR0 to PDR8)



Note: No register bit is included in bits 7 and 6 of port 7 or bits 7 to 3 of port 8.

#### • Port direction registers 0 to 5, 7, and 8 (DDR0 to DDR5, DDR7, and DDR8)



Note: No register bit is included in bits 7 and 6 of port 7 or bits 7 to 3 of port 8. Port 6 has no DDR.

#### • Analog input enable register (ADER)



#### (2) Block Diagram



#### 2. 16-bit Reload Timer 1 (with Event Count Function)

The 16-bit reload timer 1 consists of a 16-bit down counter, a 16-bit reload register, an input pin (TIN), an output pin (TOUT), and a control register. The input clock can be selected from among three internal clocks and one external clock. At the output pin (TOUT), the pulses in the toggled output waveform are output in the reload mode; the rectangular pulses indicating that the timer is counting are in the single-shot mode. The input pin (TIN) can be used for event input in the event count mode, and for trigger input or gate input in the internal clock mode.

MB90210 series contains four channels for this timer.

#### (1) Register Configuration

#### • Timer control status register (TMCSR)



#### • Timer register (TMR)



## • Reload register (TMRLR)





## 3. 16-bit Reload Timer 2 (with Gate Mode)

The 16-bit reload timer 2 consists of a 16-bit down counter, a 16-bit reload register, an input pin (TIN), and an 8-bit control register. The input clock can be selected from among four internal clocks.

The MB90210 series contains four channels for this timer.

### (1) Register Configuration

### • Timer control status register (TMCSR)



### • Timer register (TMR)



### • Reload register (TMRLR)





#### 4. UART

The UART is a serial I/O port for synchronous or asynchronous communication with external resources. It has the following features:

- Full duplex double buffer
- · Data transfer synchronous or asynchronous with clock pulses
- Multiprocessor mode support (Mode 2)
- Built-in dedicated baud-rate generator (Nine types)
- Arbitrary baud-rate setting from external clock input or internal timer (Use the 16-bit reroad timer 1 channel 2 for internal timer.)
- Variable data length (7 to 9 bits (without parity bit); 6 to 8 bits (with parity bit))
- Variable data length (7 to 9 bit no parity, 6 to 8 bit with parity)
- Error detection function (Framing, overrun, parity)
- Interrupt function (Two sources for transmission and reception)
- Transfer in NRZ format

The MB90210 series contains three channels for the UART. UART channel 0 has the CTS function. UART channel 2 provides dual I/O pin switching.

# (1) Register Configuration

### Serial mode control register (UMC)



#### Status register (USR)



### • Input data register (UIDR)/output data register (UODR)



## • Rate and data register (URD)



## • UART redirect control register (URDR)





#### 5. 10-bit A/D Converter

The 10-bit A/D converter converts the analog input voltage to a digital value. It has the following features:

- Conversion time: min.6.125 μs per channel (at 16-MHz machine clock)
- RC-type successive approximation with built-in sample-and-hold circuit
- 10-bit or 8-bit resolution
- · Eight analog input channels programmable for selection
  - Single conversion mode: Selects and converts one channel.

Scan conversion mode: Converts multiple consecutive channels (up to eight channels programmable).

Consecutive conversion mode: Converts a specified channel repeatedly.

Stop conversion mode: Converts one channel and suspends its own operation until the next activation (allowing synchronized conversion start).

- On completion of A/D conversion, the converter can generate an interrupt request to the CPU. This interrupt generation can activate the EI<sup>2</sup>OS to transfer the A/D conversion result to memory, making the converter suitable for continuous operation.
- Conversion can be activated by software, external trigger (falling edge), and/or timer (rising edge) as selected. Use the 16-bit reroad timer 1 channel 3 for the timer.

### (1) Register Configuration

#### A/D Control status register (ADCS1 and ADCS0)



### A/D Data registers (ADCD1 and ADCD0)

| A/D Data register (U  | pper byte)                  | Bit                                                       | 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          |       |
|-----------------------|-----------------------------|-----------------------------------------------------------|------------|------------|------------|------------|------------|------------|------------|------------|-------|
| Address:              | 000037 н                    |                                                           | S10        | -          | -          | -          | -          | -          | D9         | D8         | ADCD1 |
|                       | Read/write<br>Initial value | $\begin{array}{c} \rightarrow \\ \rightarrow \end{array}$ | (W)<br>(0) | (—)<br>(—) | (—)<br>(—) | (—)<br>(—) | (—)<br>(—) | (—)<br>(—) | (R)<br>(X) | (R)<br>(X) |       |
| A/D Data register (Le | ower byte)                  | Bit                                                       | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |       |
| Address:              | 000036 н                    |                                                           | D7         | D6         | D5         | D4         | D3         | D2         | D1         | D0         | ADCD0 |
|                       | Read/write<br>Initial value | $\begin{array}{c} \rightarrow \\ \rightarrow \end{array}$ | (R)<br>(X) |       |



## 6. PWC(Pulse Width Count) Timer

The PWC (pulse width count) timer is a 16-bit multifunction up-count timer with an input-signal pulse-width count function and a reload timer function. The hardware configuration of this module is a 16-bit up-count timer, an input pulse divider with divide ratio control register, four count input pins, and a 16-bit control register. Using these components, the PWC timer provides the following features:

• Timer functions: An interrupt request can be generated at set time intervals.

Pulse signals synchronized with the timer cycle can be output.

The reference internal clock can be selected from among three internal clocks.

Pulse-width count functions: The time between arbitrary pulse input events can be counted.

The reference internal clock can be selected from among three internal clocks.

Various count modes:

"H" pulse width ( $\uparrow$  to  $\downarrow$ ) /"L" pulse width ( $\uparrow$  to  $\downarrow$ ) Rising-edge cycle ( $\uparrow$  to  $\uparrow$ ) /Falling-edge cycle ( $\downarrow$  to  $\downarrow$ )

Count between edges ( $\uparrow$  or  $\downarrow$  to  $\downarrow$  or  $\uparrow$ )

Cycle count can be performed by 22n division (n = 1, 2, 3, 4) of the input

pulse, with an 8 bit input divider.

An interrupt request can be generated once counting has been performed. The number of times counting is to be performed (once or subsequently) can

be selected.

The MB90210 series contains four channels for the PWC timer.

### (1) Register Configuration

### • PWC control status register (PWCSR)



### • PWC data buffer register (PWCR)



# • PWC divide ratio control register (DIVR)





### 7. 8-bit PPG Timer

This block is an 8-bit reload timer module for PPG output by controlling pulse output according to the timer operation.

The hardware configuration of this block is an 8-bit down counter, two 8-bit reload registers, an 8-bit control register, and an external pulse output pin. Using these components, the module provides the following features:

PPG output operation: The module outputs pulse waves of any period and duty factor. It can also be used as a D/A converter using an external circuit.

### (1) Register Configuration

## • PPG operation mode control register (PPGC)



### PPG reload registers (PRLL and RRLH)





## 8. DTP/External Interrupt

The data transfer peripheral (DTP) is located between external peripherals and the F²MC-16F CPU. It receives a DMA request or an interrupt request generated by the external peripherals and reports it to the F²MC-16F CPU to activate the extended intelligent I/O service or interrupt handler. The user can select two request levels of "H" and "L" for extended intelligent I/O service or, and four request levels of "H," "L," rising edge and falling edge for external interrupt requests.

### (1) Register Configuration

#### Interrupt/DTP enable register (ENIR)



# • Interrupt/DTP source register (EIRR)



### • Request level setting register (ELVR)





# 9. Watchdog Timer and Timebase Timer

The watchdog timer consists of a 2-bit watchdog counter using carry signals from an 18-bit timebase timer as the clock source, a control register, and a watchdog reset control section. The timebase timer consists of an 18-bit timer and an interval interrupt control circuit.

### (1) Register Configuration

### Watchdog timer control register (WTC)



### • Timebase timer control register (TBTC)





# 10. Delayed Interrupt Generation Module

The delayed interrupt generation module is used to generate an interrupt for task switching. Using this module allows an interrupt request to the F<sup>2</sup>MC-16F CPU to generate or cancel by software.

### (1) Register Configuration

• Delayed interrupt source generate/release register (DIRR)





### 11. Write-inhibit RAM

The write-inhibit RAM is write-protectable with the  $\overline{WI}$  pin input. Maintaining the "L" level input to the  $\overline{WI}$  pin prevents a certain area of RAM from being written. The  $\overline{WI}$  pin has a 4-machine-cycle filter.

### (1) Register Configuration

### • WI control register (WICR)



### (2) Write-inhibit RAM Area

Write-inhibit RAM area

001100н to 0011FFн (MB90214/P214A/P214B/W214A/W214B)

001100н to 0012FFн (МВ90V210)



## 12. Low-power Consumption Modes, Oscillation Stabilization Delay Time, and Gear Function

The MB90210 series has three low-power consumption modes: the sleep mode, the stop mode, the hardware standby mode, and gear function.

Sleep mode is used to suspend only the CPU operation clock; the other components remain in operation. Stop mode and hardware standby mode stop oscillation, minimizing the power consumption while holding data.

The clock gear function divides the external clock frequency, which is used usually as it is, to provide a lower machine clock frequency. This function can therefore lower the overall operation speed without changing the oscillation frequency. The function can select the machine clock as a division of the frequency of crystal oscillation or external clock input by 1, 2, 4, or 16.

The OSC1 and OSC0 bits can be used to set the oscillation stabilization delay time for wake-up from stop mode or hardware standby mode.

### (1) Register Configuration

### Standby control register (STBYC)



Note: The initial value(\*) of bit0 to bit3 is changed by reset source.



# ■ ELECTRICAL CHARACTERISTICS (MB90V210, device used for evaluation, is excluded)

### 1. Absolute Maximum Ratings

(Vss = AVss = 0.0 V)

| Doromotor                      | Symbol       | Pin          | Va          | lue       | l lmi4 | Domarka                                |
|--------------------------------|--------------|--------------|-------------|-----------|--------|----------------------------------------|
| Parameter                      | Symbol       | name         | Min.        | Max.      | Unit   | Remarks                                |
| Power supply voltage           | Vcc          | Vcc          | Vss-0.3     | Vss + 7.0 | V      |                                        |
| Program voltage                | VPP          | VPP          | Vss - 0.3   | 13.0      | V      | MB90P214A/W214A<br>MB90P214B/W214B     |
| Analog nower supply veltage    | AVcc         | AVcc         | Vss - 0.3   | Vcc + 0.3 | V      | Power supply voltage for A/D converter |
| Analog power supply voltage    | AVRH<br>AVRL | AVRH<br>AVRL | Vss-0.3     | AVcc      | V      | Reference voltage for A/D converter    |
| Input voltage                  | Vı *1        | _            | Vss-0.3     | Vcc + 0.3 | V      |                                        |
| Output voltage                 | Vo           | *2           | Vss-0.3     | Vcc + 0.3 | V      |                                        |
| "L" level output current       | loL          | *3           | _           | 20        | mA     | Rush current                           |
| "L" level total output current | ΣΙοι         | *3           | _           | 50        | mA     | Total output current                   |
| "H" level output current       | Іон          | *2           | _           | -10       | mA     | Rush current                           |
| "H" level total output current | ΣΙοн         | *2           | _           | -48       | mA     | Total output current                   |
| Power consumption              | Pd           | _            | _           | 650       | mW     |                                        |
| Operating temperature          | TA           |              | -40         | +105      | °C     | MB90214/P214B/W214B                    |
| Operating temperature          | IA           | _            | -40         | +85       | °C     | MB90P214A/W214A                        |
| Storage temperature            | Tstg         | _            | <b>-</b> 55 | +150      | °C     |                                        |

<sup>\*1:</sup> Vi and Vo must not exceed Vcc + 0.3 V.

P00 to P07, P10 to P17, P20 to P27, P30 to P37, P40 to P47, P50 to P57, P70 to P75, P80 to P82

P00 to P07, P10 to P17, P20 to P27, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P75, P80 to P82

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

<sup>\*2:</sup> Output pins

<sup>\*3:</sup> Output pins

# 2. Recommended Operating Conditions

(Vss = AVss = 0.0 V)

| Parameter             | Symbol           | Pin  | Va   | lue       | Unit  | Remarks                                 |  |  |
|-----------------------|------------------|------|------|-----------|-------|-----------------------------------------|--|--|
| Farameter             | Symbol           | name | Min. | Max.      | Oilit | Remarks                                 |  |  |
|                       |                  |      | 4.5  | 5.5       | V     | When operating                          |  |  |
| Power supply voltage  | Vcc              | Vcc  | 3.0  | 5.5       | V     | Retains the RAM state in stop mode      |  |  |
| Analog power supply   | AVcc             | AVcc | 4.5  | Vcc + 0.3 | V     | Power supply voltage for A/D converter  |  |  |
| voltage               | AVRH             | AVRH | AVRL | AVcc      | V     | Reference voltage for A/D               |  |  |
|                       | AVRL             | AVRL | AVss | AVRH      | V     | converter                               |  |  |
| Clock frequency       | Fc               | _    | 10   | 16        | MHz   |                                         |  |  |
|                       |                  |      | -40  | +105      | °C    | Single-chip mode<br>MB90214/P214B/W214B |  |  |
| Operating temperature | T <sub>A</sub> * | _    | -40  | +85       | °C    | Single-chip mode<br>MB90P214A/W214A     |  |  |
|                       |                  |      | -40  | +70       | °C    | External bus mode                       |  |  |

<sup>\*:</sup> Excluding the temperature rise due to the heat produced.

WARNING: Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges.

Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representative beforehand.

### 3. DC Characteristics

Single-chip mode MB90214/P214B/W214B :  $(Vcc = +4.5 \text{ V to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C})$  MB90P214A/W214A :  $(Vcc = +4.5 \text{ V to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

External bus mode :  $(Vcc = +4.5 \text{ V to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| D                       | 0                | D'          | 0 1111                                                 |           | Value |                         | 11   | D                                                       |
|-------------------------|------------------|-------------|--------------------------------------------------------|-----------|-------|-------------------------|------|---------------------------------------------------------|
| Parameter               | Symbol           | Pin name    | Condition                                              | Min.      | Тур.  | Max.                    | Unit | Remarks                                                 |
|                         | VIH              | *1          | _                                                      | 0.7 Vcc   | _     | Vcc + 0.3               | V    | CMOS level input                                        |
| "H" level input voltage | Vihs             | *2          | _                                                      | 0.8 Vcc   | _     | Vcc + 0.3               | V    | Hysteresis input                                        |
| renage                  | Vінм             | MD0 to MD2  | _                                                      | Vcc - 0.3 | _     | Vcc + 0.3               | V    |                                                         |
|                         | VIL              | *1          | _                                                      | Vss- 0.3  | _     | 0.3 Vcc                 | V    | CMOS level input                                        |
| "L" level input voltage | VILS             | *2          | _                                                      | Vss-0.3   | _     | 0.2 Vcc                 | V    | Hysteresis input                                        |
|                         | VILM             | MD0 to MD2  | _                                                      | Vss-0.3   | _     | Vss+ 0.3                | V    |                                                         |
| "H" level output        | Vон              | *3          | $V_{CC} = 4.5 \text{ V}$<br>$I_{OH} = -4.0 \text{ mA}$ | Vcc - 0.5 | _     | Vcc                     | V    |                                                         |
| voltage                 | V <sub>OH1</sub> | X1          | $V_{CC} = 4.5 \text{ V}$<br>$I_{OH} = -2.0 \text{ mA}$ | Vcc - 2.3 | _     | Vcc                     | ٧    |                                                         |
| "L" level output        | Vol              | *4          | Vcc = 4.5 V<br>loL = 4.0 mA                            | 0         | _     | 0.4                     | V    |                                                         |
| voltage Vol1            |                  | X1          | Vcc = 4.5 V<br>lo <sub>L</sub> = 2.0 mA                | 0         | _     | Vcc - 2.3               | V    |                                                         |
| Input leakage current   | lı               | *1<br>*2    | Vcc =5.5 V<br>0.2 Vcc < V <sub>I</sub> < 0.8<br>Vcc    | _         | _     | ±10                     | μΑ   | Except pins with pull-up/pull-down resistor and RST pin |
|                         | l <sub>12</sub>  | X0          | Vcc =5.5 V<br>0.2 Vcc < ViH < 0.8 Vcc                  | _         | _     | ±25                     | μΑ   |                                                         |
| Analog power            | IA               |             | Fc = 16 MHz                                            | _         | 3     | 7                       | mA   |                                                         |
| supply voltage          | Іан              | AVcc        | _                                                      | _         | _     | <b>5</b> * <sup>5</sup> | μΑ   | In stop mode,<br>T <sub>A</sub> = +25°C                 |
| Input capacitance       | CIN              | *6          | _                                                      | _         | 10    | _                       | pF   |                                                         |
| Pull-up resistor        | RpulU            | RST         | _                                                      | 22        | 50    | 110                     | kΩ   | *7<br>MB90214<br>MB90P214A/<br>W214A/P214B/<br>W214B    |
| Pull-up resistor        | Ττριίο           | MD1         | _                                                      | 110       | 300   | 650                     | kΩ   | *7<br>MB90214                                           |
|                         |                  | Generic pin | _                                                      | 22        | 50    | 110                     | kΩ   | *7<br>MB90214                                           |
|                         | D is             | MD0, MD2    | _                                                      | 110       | 300   | 650                     | kΩ   | *7<br>MB90214                                           |
| Pull-down resistor      | <b>K</b> pulD    | Generic pin | _                                                      | 22        | 50    | 110                     | kΩ   | *7<br>MB90214                                           |

(Continued)

### (Continued)

| Parameter              | Symbol   | Pin name     | Condition   | Condition |      |      | Unit  | Remarks                                                                        |  |
|------------------------|----------|--------------|-------------|-----------|------|------|-------|--------------------------------------------------------------------------------|--|
| Farameter              | Syllibol | Pili liaille | Condition   | Min. Typ. |      | Max. | Ullit | Remarks                                                                        |  |
|                        |          |              |             | _         | 50*8 | 80   | mA    | MB90214                                                                        |  |
|                        | Icc      | Vcc          | Fc = 16 MHz | _         | 70*8 | 100  | mA    | MB90P214A/<br>W214A<br>MB90P214B/<br>W214B                                     |  |
| Power supply voltage*9 | Iccs     | Vcc          | Fc = 16 MHz | _         | _    | 40   | mA    | In sleep mode                                                                  |  |
|                        | Іссн     | Vcc          | _           | _         | 5    | 10   | μΑ    | T <sub>A</sub> = +25°C<br>In stop mode<br>In hardware<br>standby input<br>time |  |

- \*1: CMOS level input (P00 to P07, P10 to P17, X0)
- \*2: Hysteresis input pins (RST, HST, P20 to P27, P30 to P37, P40 to P47, P50 to P57, P60 to P67 P70 to P75, P80 to P82)
- \*3: Output pins (P00 to P07, P10 to P17, P20 to P27, P30 to P37, P40 to P47, P50 to P57, P70 to P75, P80 to P82)
- \*4: Output pins (P00 to P07, P10 to P17, P20 to P27, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P75, P80 to P82)
- \*5: The current value applies to the CPU stop mode with A/D converter inactive (Vcc = AVcc = AVRH = +5.5 V).
- \*6: Other than Vcc, Vss, AVcc and AVss
- \*7: A list of availabilities of pull-up/pull-down resistors

| Pin name    | MB90214                                                            | MB90P214A/W214A             | MB90P214B/W214B             |
|-------------|--------------------------------------------------------------------|-----------------------------|-----------------------------|
| RST         | Availability of pull-up resistors is optionally defined.           | Pull-up resistors available | Pull-up resistors available |
| MD1         | Pull-up resistors available                                        | Unavailable                 | Unavailable                 |
| MD0, MD2    | Pull-down resistors available                                      | Unavailable                 | Unavailable                 |
| Generic pin | Availability of pull-up/pull-down resistors is optionally defined. | Unavailable                 | Unavailable                 |

<sup>\*8:</sup> Vcc = +5.0 V, Vss = 0.0 V,  $TA = +25^{\circ}C$ , Fc = 16 MHz

<sup>\*9:</sup> Measurement condition of power supply current; external clock pin and output pin are open. Measurement condition of Vcc; see the table above mentioned.

### 2. AC Characteristics

### (1) Clock Timing Standards

 $\begin{array}{ll} \mbox{Single-chip mode} & \mbox{MB90214/P214B/W214B} : (\mbox{Vcc} = +4.5 \mbox{ V to } +5.5 \mbox{ V, Vss} = 0.0 \mbox{ V, T}_{A} = -40^{\circ}\mbox{C to } +105^{\circ}\mbox{C}) \\ & \mbox{MB90P214A/W214A} & : (\mbox{Vcc} = +4.5 \mbox{ V to } +5.5 \mbox{ V, Vss} = 0.0 \mbox{ V, T}_{A} = -40^{\circ}\mbox{C to } +85^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{ V to } +5.5 \mbox{ V, Vss} = 0.0 \mbox{ V, T}_{A} = -40^{\circ}\mbox{C to } +70^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{ V to } +5.5 \mbox{ V, Vss} = 0.0 \mbox{ V, T}_{A} = -40^{\circ}\mbox{C to } +70^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{ V to } +5.5 \mbox{ V, Vss} = 0.0 \mbox{ V, T}_{A} = -40^{\circ}\mbox{C to } +70^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{ V to } +5.5 \mbox{ V, Vss} = 0.0 \mbox{ V, T}_{A} = -40^{\circ}\mbox{C to } +70^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{ V to } +5.5 \mbox{ V, Vss} = 0.0 \mbox{ V, T}_{A} = -40^{\circ}\mbox{C to } +70^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{ V to } +5.5 \mbox{ V, Vss} = 0.0 \mbox{ V, T}_{A} = -40^{\circ}\mbox{C to } +70^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{ V to } +5.5 \mbox{ V, Vss} = 0.0 \mbox{ V, T}_{A} = -40^{\circ}\mbox{C to } +70^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{ V to } +5.5 \mbox{ V, Vss} = 0.0 \mbox{ V, T}_{A} = -40^{\circ}\mbox{C to } +70^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{ V to } +5.5 \mbox{ V, T}_{A} = -40^{\circ}\mbox{C to } +70^{\circ}\mbox{C to } +70^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{V to } +5.5 \mbox{V to } +5.5 \mbox{V V, T}_{A} = -40^{\circ}\mbox{C to } +70^{\circ}\mbox{C to } +70^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{V to } +5.5 \mbox{V to } +5.5 \mbox{V V, T}_{A} = -40^{\circ}\mbox{C to } +70^{\circ}\mbox{C}) \\ \mbox{External bus mode} & : (\mbox{Vcc} = +4.5 \mbox{V to } +5.5 \mbox{V to } +5.5 \mbox{V to } +5.$ 

| Parameter                       | Symbol          | Pin    | Condition |        | Value |        | Unit | Remarks         |  |
|---------------------------------|-----------------|--------|-----------|--------|-------|--------|------|-----------------|--|
| raidilietei                     | Symbol          | name   | Condition | Min.   | Тур.  | Max.   | 5    |                 |  |
| Clock frequency                 | Fc              | X0, X1 | _         | 10     | _     | 16     | MHz  |                 |  |
| Clock cycle time                | <b>t</b> c      | X0, X1 | _         | 62.5   | _     | 100    | ns   | 1/Fc            |  |
| Input clock pulse width         | Pwh<br>PwL      | X0     | _         | 0.4 tc | _     | 0.6 tc | ns   | Duty ratio: 60% |  |
| Input clock rising/falling time | t <sub>cr</sub> | X0     | 1         | _      | 1     | 8      | ns   | tor + tof       |  |







### (2) Clock Output Timing Standards

External mode:  $(Vcc = +4.5 \text{ to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter                                 | Symbol   | Pin  | Condition       |                 | Value | Unit   | Remarks |             |
|-------------------------------------------|----------|------|-----------------|-----------------|-------|--------|---------|-------------|
|                                           | Syllibol | name | Condition       | Min.            | Тур.  | Max.   | Offic   | IVEIIIai NS |
| Machine cycle time                        | tcyc     |      | Load condition: | 62.5            | _     | 1600   | ns      | *           |
| $CLK \uparrow \rightarrow CLK \downarrow$ | tchcl    | CLK  | 80 pF           | tcyc/<br>2 – 20 | _     | tcvc/2 | ns      |             |

<sup>\*:</sup> tcyc = n/Fc, n gear ratio (1, 2, 4, 16)



### (3) Recommended Resonator Manufacturers

## • Sample Application of Piezoelectric Resonator (FAR Series)



\*1: Fujitsu Acoustic Resonator

| FAR part number (built-in capacitor type) | Frequency | Initial deviation of FAR frequency (T <sub>A</sub> = +25°C) | Temperature characteristics of FAR frequency (T <sub>A</sub> = -20°C to +60°C) | Load<br>capacitance*2 |
|-------------------------------------------|-----------|-------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------|
| FAR-C4C F-1 6000-□02                      | 16.00     | ±0.5%                                                       | ±0.5%                                                                          | Built-in              |
| FAR-C4C F-1 6000-□12                      | 10.00     | ±0.5%                                                       | ±0.5%                                                                          | Dulli-III             |

Inquiry: FUJITSU LIMITED

### (4) Reset and Hardware Standby Input Standards

Single-chip mode MB90214/P214B/W214B : (Vcc = +4.5 V to +5.5 V, Vss = 0.0 V,  $T_A = -40 ^{\circ}\text{C}$  to  $+105 ^{\circ}\text{C}$ ) MB90P214A/W214A : (Vcc = +4.5 V to +5.5 V, Vss = 0.0 V,  $T_A = -40 ^{\circ}\text{C}$  to  $+85 ^{\circ}\text{C}$ )

External bus mode :  $(Vcc = +4.5 \text{ V to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +70^{\circ}\text{C})$ 

|                             |               |      | . (       |        | ,     | ,    |         | ,           |
|-----------------------------|---------------|------|-----------|--------|-------|------|---------|-------------|
| Parameter                   | Symbol        | Pin  | Condition |        | Value | Unit | Remarks |             |
| Parameter                   | Symbol        | name | Condition | Min.   | Тур.  | Max. | Oilit   | iveillai ka |
| Reset input time            | <b>t</b> rstl | RST  |           | 5 tcyc | _     | _    | ns      |             |
| Hardware standby input time | <b>t</b> HSTL | HST  |           | 5 tcyc | _     | _    | ns      | *           |

<sup>\*:</sup> The machine cycle (teye) at hardware standby input is set to 1/16 divided oscillation.



## (5) Power on Supply Specifications (Power-on Reset)

Single-chip mode MB90214/P214B/W214B : (Vcc = +4.5 V to +5.5 V, Vss = 0.0 V,  $T_A$  = -40°C to +105°C) MB90P214A/W214A : (Vcc = +4.5 V to +5.5 V, Vss = 0.0 V,  $T_A$  = -40°C to +85°C)

External bus mode :  $(Vcc = +4.5 \text{ V to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter                 | Symbol Pin |      | Condition |      | Value | Unit | Remarks |             |
|---------------------------|------------|------|-----------|------|-------|------|---------|-------------|
| Farameter                 | Syllibol   | name | Condition | Min. | Тур.  | Max. | Oilit   | IXCIIIAI KS |
| Power supply rising time  | <b>t</b> R | Vcc  | _         | _    | _     | 30   | ms      | *           |
| Power supply cut-off time | toff       | Vcc  | _         | 1    | _     | _    | ms      |             |

<sup>\*:</sup> Before the power rising, Vcc must be less than +0.2 V.

Notes: • The above specifications are for the power-on reset.

- Always apply power-on reset using these specifications, regardless of whether or not the power-on reset is needed.
- There are some internal registers (such as STBYC) which are only initialized by the power-on reset.



Note: Caution on switching power supply

Abrupt change of supply voltage may initiate power-on reset, even if the above requirements are not met. It is, therefore, recommended to power up gradually during the instantaneous change of power supply as shown in the figure below.



## (6) Bus Read Timing

 $(Vcc = +4.5 \text{ to } +5.5, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter                                          | Symbol        | Pin               | Condition           | Va          | lue           | Unit  | Remarks     |
|----------------------------------------------------|---------------|-------------------|---------------------|-------------|---------------|-------|-------------|
| Farameter                                          | Symbol        | name              | Condition           | Min.        | Max.          | Oilit | iveillai ks |
| Valid address $\rightarrow$ $\overline{RD}$ ↓ time | <b>t</b> avrl | A23 to A00        |                     | tcyc/2 - 20 | _             | ns    |             |
| RD pulse width                                     | trlrh         | RD                |                     | tcyc - 25   | _             | ns    |             |
| $\overline{RD} \downarrow \to valid$ data input    | trldv         |                   |                     | _           | tcyc-30       | ns    |             |
| $\overline{RD} \uparrow \to data \; hold \; time$  | <b>t</b> RHDX | D15 to D00        | Load                | 0           | _             | ns    |             |
| Valid address→ valid data input                    | tavdv         |                   | condition:<br>80 pF | _           | 3 tcyc/2 - 40 | ns    |             |
| $\overline{RD} \uparrow \to address\ valid\ time$  | <b>t</b> RHAX | A23 to A00        |                     | tcyc/2 - 20 | _             | ns    |             |
| Valid address → CLK ↑ time                         | <b>t</b> avch | A23 to A00<br>CLK |                     | tcyc/2 - 25 | _             | ns    |             |
| $\overline{RD} \downarrow \to CLK \downarrow time$ | <b>t</b> RLCL | RD, CLK           |                     | tcyc/2 - 25 | _             | ns    |             |



## (7) Bus Write Timing

 $(V_{CC} = +4.5 \text{ to } +5.5 \text{ V}, V_{SS} = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter                                                             | Symbol        | Pin name      | Condition       | Val         | ue   | Unit | Remarks |
|-----------------------------------------------------------------------|---------------|---------------|-----------------|-------------|------|------|---------|
| i aiailietei                                                          |               |               |                 | Min.        | Max. |      |         |
| Valid address $ ightarrow \overline{WR} \downarrow$ time              | <b>t</b> avwl | A23 to A00    |                 | tcyc/2 - 20 | _    | ns   |         |
| WR ↓ pulse width                                                      | twlwh         | WRL, WRH      |                 | tcyc - 25   | _    | ns   |         |
| Valid data output $\rightarrow$ WR $\uparrow$ time                    | <b>t</b> DVWH | D15 to D00    | Load condition: | tcyc - 40   | _    | ns   |         |
| $\overline{\text{WR}} \uparrow \rightarrow \text{data hold time}$     | twhox         |               | 80 pF           | tcyc/2 - 20 | _    | ns   |         |
| $\overline{\text{WR}} \uparrow \rightarrow \text{address valid time}$ | twhax         | A23 to A00    |                 | tcyc/2 - 20 | _    | ns   |         |
| $\overline{WR} \downarrow \to CLK \downarrow time$                    | <b>t</b> wlch | WRL, WRH, CLK |                 | tcyc/2 - 25 | _    | ns   |         |



## (8) Ready Signal Input Timing

 $(V_{CC} = +4.5 \text{ to } +5.5 \text{ V}, V_{SS} = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter      | Symbol        | Pin name     | name Condition           |      | lue  | Unit  | Remarks     |
|----------------|---------------|--------------|--------------------------|------|------|-------|-------------|
| Parameter      | Syllibol      | Fili liailie | Condition                | Min. | Max. | Oilit | iveillai ka |
| RDY setup time | <b>t</b> RYHS | RDY          | Load condition:<br>80 pF | 40   | _    | ns    |             |
| RDY hold time  | <b>t</b> RYHH | INDI         |                          | 0    | _    | ns    |             |

Note: Use the auto-ready function if the RDY setup time is insufficient.



# (9) Hold Timing

 $(Vcc = +4.5 \text{ to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, TA = -40^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter                                              | Symbol Pin    |      | Condition       | Val          | lue          | Unit  | Remarks     |
|--------------------------------------------------------|---------------|------|-----------------|--------------|--------------|-------|-------------|
| Farameter                                              | Symbol        | name | Condition       | Min.         | Max.         | Oilit | itelliai ks |
| Pin floating $\rightarrow$ HAK $\downarrow$ time       | <b>t</b> xhal | HAK  | Load condition: | 30           | <b>t</b> cyc | ns    |             |
| $\overrightarrow{HAK} \uparrow \to pin \ valid \ time$ | <b>t</b> hahv | HAR  | 80 pF           | <b>t</b> cyc | 2tcyc        | ns    |             |

Note: It takes at least one cycle for  $\overline{\text{HAK}}$  to vary after HRQ is fetched.



## (10) UART Timing

MB90214/P214B/W214B: (Vcc = +4.5 V to +5.5 V, Vss = 0.0 V,  $TA = -40 ^{\circ}\text{C}$  to  $+105 ^{\circ}\text{C}$ ) Single-chip mode :  $(Vcc = +4.5 \text{ V to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ :  $(Vcc = +4.5 \text{ V to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +70^{\circ}\text{C})$ MB90P214A/W214A

External bus mode

| Parameter                                                                     | Symbol        | Pin  | Condition       | Va     | lue  | Unit | Remarks                  |  |
|-------------------------------------------------------------------------------|---------------|------|-----------------|--------|------|------|--------------------------|--|
| Faranteter                                                                    | Syllibol      | name | Condition       | Min.   | Max. | Onic | Nemarks                  |  |
| Serial clock cycle time                                                       | tscyc         |      |                 | 8 tcyc | _    | ns   |                          |  |
| $\begin{array}{c} SCLK \downarrow \to SOUT \\ delay \ time \end{array}$       | tsLOV         |      |                 | -80    | 80   | ns   | Internal shift           |  |
| Valid SIN $\rightarrow$ SCLK ↑                                                | tıvsн         |      |                 | 100    | _    | ns   | clock mode output pin    |  |
| $\begin{array}{c} SCLK \uparrow \to Valid \; SIN \\ hold \; time \end{array}$ | <b>t</b> sHIX | _    | Load condition: | 60     | _    | ns   |                          |  |
| Serial clock "H" pulse width                                                  | <b>t</b> shsl |      |                 | 4 teye | _    | ns   |                          |  |
| Serial clock "L" pulse width                                                  | <b>t</b> slsh |      | оо р.           | 4 teye | _    | ns   | External shift           |  |
| $\begin{array}{c} SCLK \downarrow \to SOUT \\ delay \ time \end{array}$       | tsLOV         |      |                 | _      | 150  | ns   | clock mode<br>output pin |  |
| Valid SIN $\rightarrow$ SCLK ↑                                                | tıvsн         |      |                 | 60     | _    | ns   |                          |  |
| $\begin{array}{c} SCLK \uparrow \to Valid \; SIN \\ hold \; time \end{array}$ | <b>t</b> sнıx |      |                 | 60     | _    | ns   |                          |  |

Notes: • These AC characteristics assume the CLK synchronous mode.

• teye is the machine cycle (unit: ns).

### • Internal Shift Clock Mode



### • External Shift Clock Mode



### (11) Resource Input Timing

Single-chip mode MB90214/P214B/W214B: (Vcc = +4.5 V to +5.5 V, Vss = 0.0 V,  $T_A = -40 ^{\circ}\text{C}$  to  $+105 ^{\circ}\text{C}$ ) :  $(Vcc = +4.5 \text{ V to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ :  $(Vcc = +4.5 \text{ V to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +70^{\circ}\text{C})$ MB90P214A/W214A

External bus mode

| Parameter         | Symbol         | Pin name     | Condition       | Value              |        |      | Unit  | Remarks                           |                 |
|-------------------|----------------|--------------|-----------------|--------------------|--------|------|-------|-----------------------------------|-----------------|
| i arameter        | Symbol         | Fill Hallie  | Condition       | Min.               | Тур.   | Max. | Oilit | Remarks                           |                 |
|                   |                | TIN0 to TIN3 |                 | 4 tcyc             | _      | _    | ne    | External event count input mode   |                 |
|                   | tтіwн<br>tтіwL | TINO TO TINS | Load condition: | 2 tcyc             | _      | _    | ns    | Trigger input/<br>Gate input mode |                 |
| Input pulse width |                | TIN4 to TIN7 |                 | Load<br>condition: | 2 tcyc |      | _     | ns                                | Gate input mode |
| mp at p arec main |                | PWC0 to PWC3 | 80 pF           | 2 tcyc             | _      | _    | ns    |                                   |                 |
|                   |                | INT0 to INT3 |                 | 3 tcyc             | _      | _    | ns    |                                   |                 |
|                   |                | ATG          |                 | 2 tcyc             |        | _    | ns    |                                   |                 |
|                   | twiwL          | WI           |                 | 4 tcyc             |        | _    | ns    |                                   |                 |



### (12) Resource Output Timing

Single-chip mode MB90214/P214B/W214B: (Vcc = +4.5 V to +5.5 V, Vss = 0.0 V,  $TA = -40 ^{\circ}\text{C}$  to  $+105 ^{\circ}\text{C}$ ) MB90P214A/W214A :  $(V_{CC} = +4.5 \text{ V to } +5.5 \text{ V, Vss} = 0.0 \text{ V, T}_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

External bus mode :  $(Vcc = +4.5 \text{ V to } +5.5 \text{ V}, Vss = 0.0 \text{ V}, TA = -40^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter                    | Symbol Pin name |                                         | Condition                | Value |      | Unit  | Remarks     |
|------------------------------|-----------------|-----------------------------------------|--------------------------|-------|------|-------|-------------|
| Farameter                    | Syllibol        | Fill liallie                            | Condition                | Min.  | Max. | Offic | iveillai ka |
| CLK ↑ → Tou⊤ transition time | tто             | TOUT0 to TOUT3<br>PPG<br>POUT0 to POUT3 | Load condition:<br>80 pF | _     | 30   | ns    |             |



### 5. A/D Converter Electrical Characteristics

Single-chip mode MB90214/P214B/W214B:

 $(AVcc = Vcc = +5.0\pm10\%, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, +4.5 \text{ V} \le AVRH - AVRL})$ Single-chip mode MBP90214A/W214A:

(AVcc = Vcc =  $+5.0\pm10\%$ , AVss = Vss = 0.0 V, T<sub>A</sub> =  $-40^{\circ}$ C to  $+85^{\circ}$ C, +4.5 V  $\leq$  AVRH - AVRL) External bus mode:

 $(AVcc = Vcc = +5.0\pm10\%, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +70^{\circ}\text{C}, +4.5 \text{ V} \le AVRH - AVRL)$ 

| Parameter                     | Symbol           | Pin name     | Condition       |            | Value      |            | Unit | Remarks           |
|-------------------------------|------------------|--------------|-----------------|------------|------------|------------|------|-------------------|
| Parameter                     | Syllibol         | riii iiaiiie | Condition       | Min.       | Тур.       | Max.       | Unit | Remarks           |
| Resolution                    | n                | _            | _               | _          | _          | 10         | bit  |                   |
| Total error                   | _                | _            | _               | -3.0       | _          | +3.0       | LSB  |                   |
| Linearity error               | _                | _            | _               | -2.0       | _          | +2.0       | LSB  |                   |
| Differential linearity error  | _                | _            | _               | _          | _          | ±1.5       | LSB  |                   |
| Zero transition voltage       | Vот              | AN0 to AN7   | _               | AVRL – 1.5 | AVRL + 0.5 | AVRL + 2.5 | LSB  |                   |
| Full-scale transition voltage | V <sub>FST</sub> | ANO IO AIN   | _               | AVRH – 3.5 | AVRH – 1.5 | AVRH+ 0.5  | LSB  |                   |
| Conversion time               | Тсому            | _            | tcyc = 62.5 ns  | 6.125      | _          | _          | μs   | 98 machine cycles |
| Sampling period               | Тѕамр            | _            | 1010 - 02.3 113 | 3.75       | _          | _          | μs   | 60 machine cycles |
| Analog port input current     | lain             | AN0 to AN7   | _               | _          | _          | ±0.1       | μΑ   |                   |
| Analog input voltage          | Vain             | ANO IO AIN   | _               | AVRL       | _          | AVRH       | ٧    |                   |
| Analog reference              |                  | AVRH         | _               | AVRL       | _          | AVcc       | ٧    |                   |
| voltage                       | _                | AVRL         | _               | AVss       | _          | AVRH       | V    |                   |
| Reference                     | IR               | A) (D) I     | _               | _          | 200        | 500        | μΑ   |                   |
| voltage supply current        | lпн              | AVRH         | _               | _          | _          | 5*         | μΑ   |                   |
| Interchannel disparity        | _                | AN0 to AN7   | _               | _          | _          | 4          | LSB  |                   |

<sup>\*:</sup> The current value applies to the CPU stop mode with the A/D converter inactive (Vcc = AVcc = AVRH = +5.5 V).

Notes: (1) The smaller the | AVRH – AVRL |, the greater the error would become relatively.

- (2) Use the output impedance of the external circuit for analog input under the following conditions: External circuit output impedance < approx. 10 k $\Omega$  (Sampling period = 3.75  $\mu$ s, teyc = 62.5 ns)
- (3) Precision values are standard values applicable to sleep mode.
- (4) If Vcc/AVcc or Vss/AVss is caused by a noise to drop to below the analog input voltage, the analog input current is likely to increase. In such cases, a bypass capacitor or the like should be provided in the external circuit to suppress the noise.



### 6. A/D Converter Glossary

Resolution: Analog changes that are identifiable with the A/D converter

When the number of bits is 10, analog voltage can be divided into  $2^{10} = 1024$ .

Total error: Difference between actual and logical values. This error is caused by a zero transition error,

full-scale transition error, linearity error, differential linearity error, or by noise.

Linearity error: The deviation of the straight line connecting the zero transition point ("00 0000 0000" ↔ "00

0000 0001") with the full-scale transition point ("11 1111 1111"  $\leftrightarrow$  "11 1111 1110") from actual conversion characteristics

Differential linearity error: The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value.



### **■ EXAMPLE CHARACTERISTICS**

### (1) Power Supply Current



Note: These are not assured value of characteristics but example characteristics.

### (2) Output Voltage



Note: These are not assured value of characteristics but example characteristics.

### (3) Pull-up/Pull-down Resistor



Note: These are not assured value of characteristics but example characteristics.

### (4) Analog Filter



Note: These are not assured value of characteristics but example characteristics.

### ■ INSTRUCTION SET (412 INSTRUCTIONS)

Table 1 Explanation of Items in Table of Instructions

| Item      | Explanation                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mnemonic  | Upper-case letters and symbols: Represented as they appear in assembler Lower-case letters: Replaced when described in assembler. Numbers after lower-case letters: Indicate the bit width within the instruction.                                                                                                                                                                                                |
| #         | Indicates the number of bytes.                                                                                                                                                                                                                                                                                                                                                                                    |
| ~         | Indicates the number of cycles. See Table 4 for details about meanings of letters in items.                                                                                                                                                                                                                                                                                                                       |
| В         | Indicates the correction value for calculating the number of actual cycles during execution of instruction.  The number of actual cycles during execution of instruction is summed with the value in the "cycles" column.                                                                                                                                                                                         |
| Operation | Indicates operation of instruction.                                                                                                                                                                                                                                                                                                                                                                               |
| LH        | Indicates special operations involving the bits 15 through 08 of the accumulator.  Z: Transfers "0".  X: Extends before transferring.  —: Transfers nothing.                                                                                                                                                                                                                                                      |
| АН        | Indicates special operations involving the high-order 16 bits in the accumulator.  *: Transfers from AL to AH.  —: No transfer.  Z: Transfers 00 <sub>H</sub> to AH.  X: Transfers 00 <sub>H</sub> or FF <sub>H</sub> to AH by extending AL.                                                                                                                                                                      |
| I         | Indicates the status of each of the following flags: I (interrupt enable), S (stack), T (sticky                                                                                                                                                                                                                                                                                                                   |
| S         | bit), N (negative), Z (zero), V (overflow), and C (carry).  *: Changes due to execution of instruction.                                                                                                                                                                                                                                                                                                           |
| Т         | —: No change.                                                                                                                                                                                                                                                                                                                                                                                                     |
| N         | S: Set by execution of instruction. R: Reset by execution of instruction.                                                                                                                                                                                                                                                                                                                                         |
| Z         |                                                                                                                                                                                                                                                                                                                                                                                                                   |
| V         |                                                                                                                                                                                                                                                                                                                                                                                                                   |
| С         |                                                                                                                                                                                                                                                                                                                                                                                                                   |
| RMW       | Indicates whether the instruction is a read-modify-write instruction (a single instruction that reads data from memory, etc., processes the data, and then writes the result to memory.).  *: Instruction is a read-modify-write instruction —: Instruction is not a read-modify-write instruction Note: Cannot be used for addresses that have different meanings depending on whether they are read or written. |

Table 2 Explanation of Symbols in Table of Instructions

| Symbol                                                       | Explanation                                                                                                                                              |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| А                                                            | 32-bit accumulator The number of bits used varies according to the instruction. Byte: Low order 8 bits of AL Word: 16 bits of AL Long: 32 bits of AL, AH |
| AH                                                           | High-order 16 bits of A                                                                                                                                  |
| AL                                                           | Low-order 16 bits of A                                                                                                                                   |
| SP                                                           | Stack pointer (USP or SSP)                                                                                                                               |
| PC                                                           | Program counter                                                                                                                                          |
| SPCU                                                         | Stack pointer upper limit register                                                                                                                       |
| SPCL                                                         | Stack pointer lower limit register                                                                                                                       |
| PCB                                                          | Program bank register                                                                                                                                    |
| DTB                                                          | Data bank register                                                                                                                                       |
| ADB                                                          | Additional data bank register                                                                                                                            |
| SSB                                                          | System stack bank register                                                                                                                               |
| USB                                                          | User stack bank register                                                                                                                                 |
| SPB                                                          | Current stack bank register (SSB or USB)                                                                                                                 |
| DPR                                                          | Direct page register                                                                                                                                     |
| brg1                                                         | DTB, ADB, SSB, USB, DPR, PCB, SPB                                                                                                                        |
| brg2                                                         | DTB, ADB, SSB, USB, DPR, SPB                                                                                                                             |
| Ri                                                           | R0, R1, R2, R3, R4, R5, R6, R7                                                                                                                           |
| RWi                                                          | RW0, RW1, RW2, RW3, RW4, RW5, RW6, RW7                                                                                                                   |
| RWj                                                          | RW0, RW1, RW2, RW3                                                                                                                                       |
| RLi                                                          | RL0, RL1, RL2, RL3                                                                                                                                       |
| dir<br>addr16<br>addr24<br>addr24 0 to 15<br>addr24 16 to 23 | Compact direct addressing Direct addressing Physical direct addressing Bits 0 to 15 of addr24 Bits 16 to 23 of addr24                                    |
| io                                                           | I/O area (000000н to 0000FFн)                                                                                                                            |

(Continued)

### (Continued)

| Symbol                                           | Explanation                                                                                                                                     |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| #imm4<br>#imm8<br>#imm16<br>#imm32<br>ext (imm8) | 4-bit immediate data 8-bit immediate data 16-bit immediate data 32-bit immediate data 16-bit data signed and extended from 8-bit immediate data |
| disp8<br>disp16                                  | 8-bit displacement<br>16-bit displacement                                                                                                       |
| bp                                               | Bit offset value                                                                                                                                |
| vct4<br>vct8                                     | Vector number (0 to 15) Vector number (0 to 255)                                                                                                |
| ( )b                                             | Bit address                                                                                                                                     |
| rel<br>ear<br>eam                                | Branch specification relative to PC Effective addressing (codes 00 to 07) Effective addressing (codes 08 to 1F)                                 |
| rlst                                             | Register list                                                                                                                                   |

Table 3 Effective Address Fields

| Code                                         | Notation                                                                                          | Address format                                                                                                | Number of bytes in address extemsion* |
|----------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------|
| 00<br>01<br>02<br>03<br>04<br>05<br>06<br>07 | R0 RW0 RL0 R1 RW1 (RL0) R2 RW2 RL1 R3 RW3 (RL1) R4 RW4 RL2 R5 RW5 (RL2) R6 RW6 RL3 R7 RW7 (RL3)   | Register direct "ea" corresponds to byte, word, and long-word types, starting from the left                   | _                                     |
| 08<br>09<br>0A<br>0B                         | @RW0<br>@RW1<br>@RW2<br>@RW3                                                                      | Register indirect                                                                                             | 0                                     |
| 0C<br>0D<br>0E<br>0F                         | @ RW0 +<br>@ RW1 +<br>@ RW2 +<br>@ RW3 +                                                          | Register indirect with post-increment                                                                         | 0                                     |
| 10<br>11<br>12<br>13<br>14<br>15<br>16<br>17 | @ RW0 + disp8 @ RW1 + disp8 @ RW2 + disp8 @ RW3 + disp8 @ RW4 + disp8 @ RW5 + disp8 @ RW6 + disp8 | Register indirect with 8-bit displacement                                                                     | 1                                     |
| 18<br>19<br>1A<br>1B                         | @RW0 + disp16<br>@RW1 + disp16<br>@RW2 + disp16<br>@RW3 + disp16                                  | Register indirect with 16-bit displacemen                                                                     | 2                                     |
| 1C<br>1D<br>1E<br>1F                         | @RW0 + RW7<br>@RW1 + RW7<br>@PC + dip16<br>addr16                                                 | Register indirect with index Register indirect with index PC indirect with 16-bit displacement Direct address | 0<br>0<br>2<br>2                      |

<sup>\*:</sup> The number of bytes for address extension is indicated by the "+" symbol in the "#" (number of bytes) column in the Table of Instructions.

Table 4 Number of Execution Cycles for Each Form of Addressing

| Code     | Operand                | (a)*                                                   |
|----------|------------------------|--------------------------------------------------------|
|          |                        | Number of execution cycles for each from of addressing |
| 00 to 07 | Ri<br>RWi<br>RLi       | Listed in Table of Instructions                        |
| 08 to 0B | @RWj                   | 1                                                      |
| 0C to 0F | @RWj +                 | 4                                                      |
| 10 to 17 | @RWi + disp8           | 1                                                      |
| 18 to 1B | @RWj + disp16          | 1                                                      |
| 1C       | @RW0 + RW7             | 2                                                      |
| 1D       | @RW1 + RW7             | 2                                                      |
| 1E<br>1F | @PC + dip16<br>@addr16 | 2                                                      |

<sup>\*: &</sup>quot;(a)" is used in the "cycles" (number of cycles) column and column B (correction value) in the Table of Instructions.

Table 5 Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles

| Operand                          | (k | ) <b>*</b> | (0 | ;)* | (c   | i)* |  |  |  |
|----------------------------------|----|------------|----|-----|------|-----|--|--|--|
| Operand                          | by | /te        | wo | ord | long |     |  |  |  |
| Internal register                | +  | 0          | +  | 0   | +    | 0   |  |  |  |
| Internal RAM even address        | +  | 0          | +  | 0   | +    | 0   |  |  |  |
| Internal RAM odd address         | +  | 0          | +  | 1   | +    | 2   |  |  |  |
| Even address not in internal RAM | +  | 1          | +  | 1   | +    | 2   |  |  |  |
| Odd address not in internal RAM  | +  | 1          | +  | 3   | +    | 6   |  |  |  |
| External data bus (8 bits)       | +  | 1          | +  | 3   | +    | 6   |  |  |  |

<sup>\*: &</sup>quot;(b)", "(c)", and "(d)" are used in the "cycles" (number of cycles) column and column B (correction value) in the Table of Instructions.

Table 6 Transfer Instructions (Byte) [50 Instructions]

| Mnemonic                                                                                                                                                                                                                  | #                                                         | cycles                                                             | В                                                                                | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                  | LH                                    | АН                                      | I | S | Т | N                                       | Z                                       | ٧                                    | С | RMW |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------|---|---|---|-----------------------------------------|-----------------------------------------|--------------------------------------|---|-----|
| MOV A, dir MOV A, addr16 MOV A, Ri MOV A, ear MOV A, eam MOV A, io MOV A, #imm8 MOV A, @A MOV A, @RLi+disp MOV A, @SP+disp8 MOVP A, addr24 MOVP A, @A                                                                     |                                                           | 2<br>2<br>1<br>1<br>2+ (a)<br>2<br>2<br>2<br>6<br>3<br>3<br>2      | (b)<br>(b)<br>0<br>(b)<br>(b)<br>(b)<br>(b)<br>(b)                               | byte (A) $\leftarrow$ (dir)<br>byte (A) $\leftarrow$ (addr16)<br>byte (A) $\leftarrow$ (Ri)<br>byte (A) $\leftarrow$ (ear)<br>byte (A) $\leftarrow$ (io)<br>byte (A) $\leftarrow$ imm8<br>byte (A) $\leftarrow$ (i(A))<br>byte (A) $\leftarrow$ ((RLi))+disp8)<br>byte (A) $\leftarrow$ ((SP)+disp8)<br>byte (A) $\leftarrow$ (addr24)<br>byte (A) $\leftarrow$ ((A))                                                                      | Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z | * * * * * - * * -                       |   |   |   | * * * * * * * * * *                     | * * * * * * * * * * *                   | -<br>-<br>-<br>-<br>-<br>-<br>-<br>- |   |     |
| MOVN A, #imm4  MOVX A, dir  MOVX A, addr16  MOVX A, ear  MOVX A, ear  MOVX A, eam  MOVX A, io  MOVX A, io  MOVX A, #imm8  MOVX A, @A  MOVX A, @RWi+disp  MOVX A, @RLi+disp  MOVX A, @SP+disp  MOVX A, addr24  MOVPX A, @A | 1<br>2<br>3<br>2<br>2<br>2+<br>2<br>2<br>2<br>2<br>8<br>3 | 1<br>2<br>2<br>1<br>1<br>2+ (a)<br>2<br>2<br>2<br>3<br>6<br>3<br>3 | (b)<br>(b)<br>(c)<br>(d)<br>(d)<br>(d)<br>(d)<br>(d)<br>(d)<br>(d)<br>(d)<br>(d) | byte (A) $\leftarrow$ imm4<br>byte (A) $\leftarrow$ (dir)<br>byte (A) $\leftarrow$ (addr16)<br>byte (A) $\leftarrow$ (Ri)<br>byte (A) $\leftarrow$ (ear)<br>byte (A) $\leftarrow$ (eam)<br>byte (A) $\leftarrow$ (io)<br>byte (A) $\leftarrow$ imm8<br>byte (A) $\leftarrow$ ((RVi))+disp8)<br>byte (A) $\leftarrow$ ((RLi))+disp8)<br>byte (A) $\leftarrow$ ((SP)+disp8)<br>byte (A) $\leftarrow$ (addr24)<br>byte (A) $\leftarrow$ ((A)) | Z                                     | * * * * * * * * * * * * * * * * * * * * |   |   |   | R * * * * * * * * * * * * * * * * * * * | * * * * * * * * * * * * * * * * * * * * |                                      |   |     |
| MOV dir, A MOV addr16, A MOV Ri, A MOV ear, A MOV eam, A MOV io, A MOV @RLi+disp8, A MOV @SP+disp8, A MOV addr24, A                                                                                                       | 2<br>3<br>1<br>2<br>2+<br>2<br>4 3                        | 2<br>2<br>1<br>2<br>2+ (a)<br>2<br>6<br>3<br>3                     | (b)<br>(b)<br>0<br>(b)<br>(b)<br>(b)<br>(b)                                      | byte (dir) $\leftarrow$ (A)<br>byte (addr16) $\leftarrow$ (A)<br>byte (Ri) $\leftarrow$ (A)<br>byte (ear) $\leftarrow$ (A)<br>byte (eam) $\leftarrow$ (A)<br>byte (io) $\leftarrow$ (A)<br>byte ((RLi)) +disp8) $\leftarrow$ (A)<br>byte ((SP)+disp8) $\leftarrow$ (A)<br>byte (addr24) $\leftarrow$ (A)                                                                                                                                   | _<br>_<br>_<br>_<br>_<br>_            | _<br>_<br>_<br>_<br>_<br>_              |   |   |   | * * * * * * * *                         | * * * * * * *                           |                                      |   | -   |
| MOV Ri, ear MOV Ri, eam MOVP @A, Ri MOV ear, Ri MOV eam, Ri MOV Ri, #imm8 MOV io, #imm8 MOV dir, #imm8 MOV ear, #imm8 MOV eam, #imm8                                                                                      | 2<br>2+<br>2<br>2<br>2+<br>2<br>3<br>3<br>3<br>3+         | 2<br>3+ (a)<br>3<br>3+ (a)<br>2<br>3<br>3<br>2<br>2+ (a)           | 0<br>(b)<br>(b)<br>0<br>(b)<br>0<br>(b)<br>0<br>(b)                              | byte (Ri) $\leftarrow$ (ear)<br>byte (Ri) $\leftarrow$ (eam)<br>byte ((A)) $\leftarrow$ (Ri)<br>byte (ear) $\leftarrow$ (Ri)<br>byte (eam) $\leftarrow$ (Ri)<br>byte (Ri) $\leftarrow$ imm8<br>byte (io) $\leftarrow$ imm8<br>byte (dir) $\leftarrow$ imm8<br>byte (ear) $\leftarrow$ imm8<br>byte (eam) $\leftarrow$ imm8                                                                                                                 |                                       |                                         |   |   |   | * * * * * -                             | * * * * * * -                           |                                      |   | -   |
| MOV @AL, AH                                                                                                                                                                                                               | 2                                                         | 2                                                                  | (b)                                                                              | byte $((A)) \leftarrow (AH)$                                                                                                                                                                                                                                                                                                                                                                                                               | _                                     | _                                       | - | _ | _ | *                                       | *                                       | _                                    | _ | _   |

(Continued)

### (Continued)

|     | Mnemonic | #  | cycles | В      | Operation                         | LH | АН | I | S | T | N | Z | ٧ | С | RMW |
|-----|----------|----|--------|--------|-----------------------------------|----|----|---|---|---|---|---|---|---|-----|
| XCH | A, ear   | 2  | 3      | 0      | byte (A) $\leftrightarrow$ (ear)  | Ζ  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| XCH | A, eam   | 2+ | 3+ (a) | 2× (b) | byte $(A) \leftrightarrow (eam)$  | Ζ  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| XCH | Ri, ear  | 2  | 4      | 0      | byte (Ri) ↔ (ear)                 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| XCH | Ri, eam  | 2+ | 5+ (a) | 2× (b) | byte (Ri) $\leftrightarrow$ (eam) | -  | _  | _ | _ | _ | _ | _ | _ | - | _   |

For an explanation of "(a)" and "(b)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 7 Transfer Instructions (Word) [40 Instructions]

| Mnemonic                              | #      | cycles      | В        | Operation                                                      | LH | АН     | ı | S | Т | N | Z | ٧ | С | RMW |
|---------------------------------------|--------|-------------|----------|----------------------------------------------------------------|----|--------|---|---|---|---|---|---|---|-----|
| MOVW A, dir                           | 2      | 2           | (c)      | word (A) $\leftarrow$ (dir)                                    | _  | *      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW A, addr16                        | 3      | 2           | (c)      | word (A) ← (addr16)                                            | -  | *      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW A, SP                            | 1      | 2           | 0        | word (A) $\leftarrow$ (SP)                                     | _  | *      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW A, RWi                           | 1      | 1           | 0        | word (A) $\leftarrow$ (RWi)                                    | _  | *      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW A, ear                           | 2      | 1           | 0        | word (A) ← (ear)                                               | _  | *      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW A, eam                           | 2+     | 2+ (a)      | (c)      | word $(A) \leftarrow (eam)$                                    | -  | *      | _ | _ | _ | * | * | _ | - | _   |
| MOVW A, io                            | 2      | 2           | (c)      | word (A) $\leftarrow$ (io)                                     | _  | *      | _ | _ | _ | * | * | _ | - | _   |
| MOVW A, @A                            | 2      | 2           | (c)      | word $(A) \leftarrow ((A))$                                    | _  | -<br>* | _ | _ | _ | * | * | _ | - | _   |
| MOVW A, #imm16                        | 3      | 2           | 0        | word (A) $\leftarrow$ imm16                                    | _  | *      | - | _ | _ | * | * | _ | - | _   |
| MOVW A, @RWi+disp8                    | 2      | 3           | (c)      | word (A) $\leftarrow$ ((RWi) +disp8)                           | _  | *      | - | _ | _ | * | * | _ | _ | _   |
| MOVW A, @RLi+disp8                    | 3      | 6           | (c)      | word (A) $\leftarrow$ ((RLi) +disp8)                           | _  | *      | - | _ | _ | * | * |   | _ | _   |
| MOVW A, @SP+disp8                     | 3      | 3           | (c)      | word (A) $\leftarrow$ ((SP) +disp8                             |    | *      | _ | _ | _ | * | * | _ | _ | _   |
| MOVPW A, addr24                       | 5      | 3           | (c)      | word (A) $\leftarrow$ (addr24)                                 | -  |        | _ | _ | _ | * | * | _ | _ | _   |
| MOVPW A, @A                           | 2      | 2           | (c)      | word (A) $\leftarrow$ ((A))                                    | -  | _      | _ | _ | _ |   |   | _ | _ |     |
| MOVW dir, A                           | 2      | 2           | (c)      | word (dir) $\leftarrow$ (A)                                    | _  | _      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW addr16, A                        | 3      | 2           | (c)      | word (addr16) ← (A)                                            | _  | _      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW SP, # imm16                      | 4      | 2           | 0        | word (SP) ← imm16                                              | -  | _      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW SP, A                            | 1      | 2           | 0        | word (SP) $\leftarrow$ (A)                                     | _  | _      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW RWi, A                           | 1      | 1           | 0        | word (RWi) $\leftarrow$ (A)                                    | _  | _      | _ | _ | _ | * | * | _ | - | _   |
| MOVW ear, A                           | 2      | 2           | 0        | word (ear) $\leftarrow$ (A)                                    | _  | _      | - | _ | _ | * | * | _ | _ | _   |
| MOVW eam, A                           | 2+     | 2+ (a)      | (c)      | word (eam) $\leftarrow$ (A)                                    | _  | _      | - | _ | _ | * | * | _ | _ | _   |
| MOVW io, A                            | 2      | 2           | (c)      | word (io) $\leftarrow$ (A)                                     | _  | _      | - | _ | _ | * | * | _ | _ | _   |
| MOVW @RWi+disp8, A                    | 2      | 3           | (c)      | word ((RWi) +disp8) $\leftarrow$ (A)                           |    | _      | _ |   | _ | * | * | _ | _ |     |
| MOVW @RLi+disp8, A                    | 3      | 6           | (c)      | word ((RLi) +disp8) $\leftarrow$ (A)                           | -  | _      |   | _ | _ | * | * | _ | _ | _   |
| MOVW @SP+disp8, A                     | 3      | 3           | (c)      | word ((SP) +disp8) $\leftarrow$ (A)                            | -  | _      | _ | _ | _ | * | * | _ | _ | _   |
| MOVPW addr24, A                       | 5      | 3           | (c)      | word (addr24) $\leftarrow$ (A)                                 | _  | _      | _ | _ | _ | * | * | _ |   | _   |
| MOVPW @A, RWi                         | 2<br>2 | 2           | (c)<br>0 | word $((A)) \leftarrow (RWi)$<br>word $(RWi) \leftarrow (ear)$ | _  | _      | _ | _ |   | * | * | _ | _ | _   |
| MOVW RWi, ear<br>MOVW RWi, eam        | 2+     | ∠<br>3+ (a) | (c)      | word (RWi) $\leftarrow$ (ear)<br>word (RWi) $\leftarrow$ (eam) | _  | _      | _ |   | _ | * | * | _ | _ | _   |
| MOVW RWI, earn                        | 2+     | 3+ (a)      | 0        | word (RWI) ← (BWI)                                             | _  | _      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW ear, RWi                         | 2+     | 3+ (a)      | (c)      | word (ear) $\leftarrow$ (RWi)                                  | _  | _      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW RWi, #imm16                      | 3      | 2 2         | 0        | word (Cam) ← (RWI)<br>word (RWI) ← imm16                       | _  | _      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW io, #imm16                       | 4      | 3           | (c)      | word (io) $\leftarrow$ imm16                                   | _  | _      | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVW lo, #illimmo<br>MOVW ear, #imm16 | 4      | 2           | 0        | word (ear) ← imm16                                             | _  | _      | _ | _ | _ | * | * | _ | _ | _   |
| MOVW ean, #imm16                      | 4+     | 2+ (a)      | (c)      | word (eam) ← imm16                                             | _  | _      | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVW @AL, AH                          | 2      | 2           | (c)      | word $((A)) \leftarrow (AH)$                                   | _  | _      | _ | _ | _ | * | * | _ | - | _   |
| XCHW A, ear                           | 2      | 3           | 0        | word (A) $\leftrightarrow$ (ear)                               | _  | _      | _ | _ | _ | _ | _ | _ | _ | _   |
| XCHW A, eam                           | 2+     |             |          | word (A) $\leftrightarrow$ (ear)                               | _  | _      | _ | _ | _ | _ | _ | _ | _ | _   |
| XCHW RWi, ear                         | 2      | 4           | 0        | word (RWi) $\leftrightarrow$ (ear)                             | _  | _      | _ | _ | _ | _ | _ | _ | _ | _   |
| XCHW RWi, eam                         | 2+     | -           | •        | word (RWi) $\leftrightarrow$ (eam)                             | _  | _      | _ | _ | _ | _ | _ | _ | _ | _   |

Note: For an explanation of "(a)" and "(c)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 8 Transfer Instructions (Long Word) [11 Instructions]

| Mnemonic            | #  | cycles | В   | Operation                            | LH | АН | I | S | Т | N | Z | ٧ | С | RMW |
|---------------------|----|--------|-----|--------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| MOVL A, ear         | 2  | 1      | 0   | long (A) ← (ear)                     | _  | _  | _ | _ | _ | * | * | _ | _ | _   |
| MOVL A, eam         | 2+ | 3+ (a) | (d) | long (A) ← (eam)                     | _  | _  | _ | _ | _ | * | * | _ | _ | _   |
| MOVL A, # imm32     | 5  | 3      | O   | long (A) ← imm32                     | _  | _  | _ | _ | _ | * | * | _ | _ | _   |
| MOVL A, @SP + disp8 | 3  | 4      | (d) | $long(A) \leftarrow ((SP) + disp8)$  | _  | _  | _ | _ | _ | * | * | _ | _ | _   |
| MOVPL A, addr24     | 5  | 4      | (d) | long (A) ← (addr24)                  | _  | _  | _ | _ | _ | * | * | _ | _ | _   |
| MOVPL A, @A         | 2  | 3      | (d) | $long(A) \leftarrow ((A))$           | _  | _  | _ | _ | _ | * | * | _ | _ | _   |
| MOVPL @A, RLi       | 2  | 5      | (d) | $long ((A)) \leftarrow (RLi)$        | _  | _  | _ | _ | _ | * | * | - | - | _   |
| MOVL @SP + disp8, A | 3  | 4      | (d) | $long ((SP) + disp8) \leftarrow (A)$ | _  | _  | _ | _ | _ | * | * | _ | _ | _   |
| MOVPL addr24, A     | 5  | 4      | (d) | long (addr24) ← (A)                  | _  | _  | _ | _ | _ | * | * | _ | _ | _   |
| MOVL ear, A         | 2  | 2      | 0   | long (ear) ← (A)                     | _  | _  | _ | _ | _ | * | * | _ | _ | _   |
| MOVL eam, A         | 2+ | 3+ (a) | (d) | long (eam) $\leftarrow$ (A)          | -  | _  | _ | _ | _ | * | * | _ | _ | _   |

For an explanation of "(a)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 9 Addition and Subtraction Instructions (Byte/Word/Long Word) [42 Instructions]

| Mnemonic                                                                                                                     | #                                                 | cycles                                                        | В                                                        | Operation                                                                                                                                                                                                                                                                                                                                                                                                          | LH                         | АН | I                     | S | Т | N                     | Z                     | ٧                 | С               | RMW                        |
|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----|-----------------------|---|---|-----------------------|-----------------------|-------------------|-----------------|----------------------------|
| ADD A, #imm8 ADD A, dir ADD A, ear ADD A, eam ADD ear, A ADD eam, A ADDC A ADDC A ADDC A, ear ADDC A, eam ADDC A, eam ADDC A | 2<br>2<br>2+<br>2<br>2+<br>1<br>2<br>2+<br>1      | 2<br>3<br>2<br>3+ (a)<br>2<br>3+ (a)<br>2<br>2<br>3+ (a)<br>3 | 0<br>(b)<br>0<br>(b)<br>0<br>2×(b)<br>0<br>0<br>(b)      | byte (A) $\leftarrow$ (A) +imm8<br>byte (A) $\leftarrow$ (A) +(dir)<br>byte (A) $\leftarrow$ (A) +(ear)<br>byte (A) $\leftarrow$ (A) +(eam)<br>byte (ear) $\leftarrow$ (ear) + (A)<br>byte (eam) $\leftarrow$ (eam) + (A)<br>byte (A) $\leftarrow$ (AH) + (AL) + (C)<br>byte (A) $\leftarrow$ (A) + (ear) + (C)<br>byte (A) $\leftarrow$ (AH) + (AL) + (C) (Decimal)                                               | Z Z Z Z Z Z Z Z Z Z Z      |    |                       |   |   | * * * * * * * * * *   | * * * * * * * * * *   | * * * * * * * * * | * * * * * * * * | -<br>-<br>*<br>*<br>-<br>- |
| SUB A, #imm8 SUB A, dir SUB A, ear SUB A, eam SUB ear, A SUB eam, A SUBC A SUBC A, ear SUBC A, ear SUBC A, eam SUBC A        | 2<br>2<br>2<br>2+<br>2<br>2+<br>1<br>2<br>2+<br>1 | 2<br>3<br>2<br>3+ (a)<br>2<br>3+ (a)<br>2<br>2<br>3+ (a)<br>3 | 0<br>(b)<br>0<br>(b)<br>0<br>2×(b)<br>0<br>0<br>(b)<br>0 | byte (A) $\leftarrow$ (A) -imm8<br>byte (A) $\leftarrow$ (A) - (dir)<br>byte (A) $\leftarrow$ (A) - (ear)<br>byte (A) $\leftarrow$ (A) - (eam)<br>byte (ear) $\leftarrow$ (ear) - (A)<br>byte (eam) $\leftarrow$ (eam) - (A)<br>byte (A) $\leftarrow$ (AH) - (AL) - (C)<br>byte (A) $\leftarrow$ (A) - (ear) - (C)<br>byte (A) $\leftarrow$ (A) - (eam) - (C)<br>byte (A) $\leftarrow$ (AH) - (AL) - (C) (Decimal) | Z Z Z Z – – Z Z Z Z Z Z    |    |                       |   |   | * * * * * * * * * * * | * * * * * * * * * * * | * * * * * * * * * | * * * * * * * * | -<br>-<br>*<br>*<br>-<br>- |
| ADDW A ADDW A, ear ADDW A, eam ADDW A, #imm16 ADDW ear, A ADDW eam, A ADDCW A, ear ADDCW A, eam                              | 1<br>2<br>2+<br>3<br>2<br>2+<br>2<br>2+           | 2<br>2<br>3+ (a)<br>2<br>2<br>3+ (a)<br>2<br>3+ (a)           | 0<br>0<br>(c)<br>0<br>0<br>2×(c)<br>0<br>(c)             | word (A) $\leftarrow$ (AH) + (AL)<br>word (A) $\leftarrow$ (A) +(ear)<br>word (A) $\leftarrow$ (A) +(eam)<br>word (A) $\leftarrow$ (A) +imm16<br>word (ear) $\leftarrow$ (ear) + (A)<br>word (eam) $\leftarrow$ (eam) + (A)<br>word (A) $\leftarrow$ (A) + (ear) + (C)<br>word (A) $\leftarrow$ (A) + (eam) + (C)                                                                                                  |                            |    |                       |   |   | * * * * * * * *       | * * * * * * *         | * * * * * * * *   | * * * * * *     | -<br>-<br>-<br>*<br>*      |
| SUBW A SUBW A, ear SUBW A, eam SUBW A, #imm16 SUBW ear, A SUBW eam, A SUBCW A, ear SUBCW A, eam                              | 1<br>2<br>2+<br>3<br>2<br>2+<br>2<br>2+           | 2<br>2<br>3+ (a)<br>2<br>2<br>3+ (a)<br>2<br>3+ (a)           | (c)                                                      | word (A) $\leftarrow$ (AH) $-$ (AL)<br>word (A) $\leftarrow$ (A) $-$ (ear)<br>word (A) $\leftarrow$ (A) $-$ (eam)<br>word (A) $\leftarrow$ (A) $-$ imm16<br>word (ear) $\leftarrow$ (ear) $-$ (A)<br>word (eam) $\leftarrow$ (eam) $-$ (A)<br>word (A) $\leftarrow$ (A) $-$ (ear) $-$ (C)<br>word (A) $\leftarrow$ (A) $-$ (eam) $-$ (C)                                                                           | -<br>-<br>-<br>-<br>-<br>- |    | _<br>_<br>_<br>_<br>_ |   |   | * * * * * * * *       | * * * * * * *         | * * * * * * *     | * * * * * * *   | -<br>-<br>-<br>*<br>*      |
| ADDL A, ear ADDL A, eam ADDL A, #imm32  SUBL A, ear SUBL A, eam SUBL A, #imm32                                               | 2<br>2+<br>5<br>2<br>2+<br>5                      | 5<br>6+ (a)<br>4<br>5<br>6+ (a)<br>4                          | 0<br>(d)<br>0<br>(d)<br>0                                | $\begin{array}{l} \text{long (A)} \leftarrow \text{(A)} + \text{(ear)} \\ \text{long (A)} \leftarrow \text{(A)} + \text{(eam)} \\ \text{long (A)} \leftarrow \text{(A)} + \text{imm32} \\ \\ \text{long (A)} \leftarrow \text{(A)} - \text{(ear)} \\ \text{long (A)} \leftarrow \text{(A)} - \text{(eam)} \\ \text{long (A)} \leftarrow \text{(A)} - \text{imm32} \\ \end{array}$                                  |                            |    | _<br>_<br>_<br>_      |   |   | * * * * * *           | * * * * * *           | * * * * * *       | * * * * *       | -<br>-<br>-<br>-           |

For an explanation of "(a)", "(b)", "(c)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 10 Increment and Decrement Instructions (Byte/Word/Long Word) [12 Instructions]

| Mn           | emonic     | #       | cycles      | В           | Operation                                                                | LH     | АН     | I   | S      | T   | N | Z | ٧ | С   | RMW |
|--------------|------------|---------|-------------|-------------|--------------------------------------------------------------------------|--------|--------|-----|--------|-----|---|---|---|-----|-----|
| INC<br>INC   | ear<br>eam | 2<br>2+ | 2<br>3+ (a) | 0<br>2× (b) | byte (ear) $\leftarrow$ (ear) +1<br>byte (eam) $\leftarrow$ (eam) +1     | _      | _      | _   | _      | 1 1 | * | * | * | _   | *   |
| DEC<br>DEC   | ear<br>eam | 2<br>2+ | 2<br>3+ (a) | 0<br>2× (b) | byte (ear) ← (ear) −1<br>byte (eam) ← (eam) −1                           | _<br>_ | _<br>_ |     | _<br>_ | _   | * | * | * |     | *   |
| INCW<br>INCW | ear<br>eam | 2<br>2+ | 2<br>3+ (a) | 0<br>2× (c) | word (ear) $\leftarrow$ (ear) +1<br>word (eam) $\leftarrow$ (eam) +1     | _      | _      |     | _      | -   | * | * | * | 1 1 | *   |
| DECW<br>DECW | ear<br>eam | 2<br>2+ | 2<br>3+ (a) | 0<br>2× (c) | word (ear) $\leftarrow$ (ear) $-1$<br>word (eam) $\leftarrow$ (eam) $-1$ | _<br>_ | _<br>_ |     | _<br>_ | _   | * | * | * |     | *   |
| INCL<br>INCL | ear<br>eam | 2<br>2+ | 4<br>5+ (a) |             | long (ear) ← (ear) +1<br>long (eam) ← (eam) +1                           | _      | _      |     | _      | -   | * | * | * | 1 1 | *   |
| DECL<br>DECL | ear<br>eam | 2<br>2+ | 4<br>5+ (a) | 0<br>2× (d) | long (ear) ← (ear) $-1$<br>long (eam) ← (eam) $-1$                       | _<br>_ | _      | 1 1 | _<br>_ | _   | * | * | * | 1 1 | *   |

For an explanation of "(a)", "(b)", "(c)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 11 Compare Instructions (Byte/Word/Long Word) [11 Instructions]

| Mn          | nemonic   | #  | cycles | В   | Operation        | LH | АН | I | S | Т | N | Z | ٧ | С | RMW |
|-------------|-----------|----|--------|-----|------------------|----|----|---|---|---|---|---|---|---|-----|
| CMP         | A         | 1  | 2      | 0   | byte (AH) – (AL) | _  | _  | _ | _ | _ | * | * | * | * | _   |
| CMP         | A, ear    | 2  | 2      | 0   | byte (A) – (ear) | _  | _  | _ | _ | _ | * | * | * | * | _   |
| CMP         | A, eam    | 2+ | 2+ (a) | (b) | byte (A) – (eam) | _  | _  | _ | _ | _ | * | * | * | * | _   |
| CMP         | A, #imm8  | 2  | 2 ′    | Ò   | byte (A) – imm8  | _  | _  | _ | _ | _ | * | * | * | * | _   |
| CMPW        | Α         | 1  | 2      | 0   | word (AH) – (AL) | _  | -  | _ | - | - | * | * | * | * | _   |
| CMPW        | A, ear    | 2  | 2      | 0   | word (A) – (ear) | _  | _  | _ | _ | _ | * | * | * | * | _   |
| <b>CMPW</b> | A, eam    | 2+ | 2+ (a) | (c) | word (A) – (eam) | _  | _  | _ | _ | _ | * | * | * | * | _   |
|             | A, #imm16 | 3  | 2 ′    | Ô   | word (A) – imm16 | _  | _  | - | _ | _ | * | * | * | * | _   |
| CMPL        | A, ear    | 2  | 3      | 0   | long (A) – (ear) | _  | _  | _ | _ | _ | * | * | * | * | _   |
| CMPL        | A, eam    | 2+ | 4+ (a) | (d) | long (A) – (eam) | _  | _  | _ | _ | _ | * | * | * | * | _   |
| CMPL        | A, #imm32 | 5  | 3      | Ô   | long (A) – imm32 | _  | _  | _ | - | _ | * | * | * | * | _   |

For an explanation of "(a)", "(b)", "(c)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 12 Unsigned Multiplication and Division Instructions (Word/Long Word) [11 Instructions]

| Mnemonic     | #  | cycles | В   | Operation                                                                                                 | LH | АН | I | S | T | N | Z | ٧ | С | RMW |
|--------------|----|--------|-----|-----------------------------------------------------------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| DIVU A       | 1  | *1     | 0   | word (AH) /byte (AL)                                                                                      | _  | _  | _ | _ | _ | _ | _ | * | * | _   |
| DIVU A, ear  | 2  | *2     | 0   | Quotient → byte (AL) Remainder → byte (AH) word (A)/byte (ear) Quotient → byte (A) Remainder → byte (ear) | _  | _  | _ | - | - | _ | - | * | * | -   |
| DIVU A, eam  | 2+ | *3     | *6  | word (A)/byte (eam)                                                                                       | _  | _  | _ | _ | _ | _ | _ | * | * | _   |
| DIVUW A, ear | 2  | *4     | 0   | Quotient → byte (A) Remainder → byte (eam) long (A)/word (ear) Quotient → word (A) Remainder → word (ear) | _  | _  | _ | - | - | _ | ı | * | * | _   |
| DIVUW A, eam | 2+ | *5     | *7  |                                                                                                           | _  | _  | _ | - | - | _ | 1 | * | * | -   |
| MULU A       | 1  | *8     | 0   | byte (AH) $\times$ byte (AL) $\rightarrow$ word (A)                                                       | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MULU A, ear  | 2  | *9     | 0   | byte $(A) \times$ byte $(ear) \rightarrow$ word $(A)$                                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MULU A, eam  | 2+ | *10    |     | byte (A) $\times$ byte (eam) $\rightarrow$ word (A)                                                       | _  | _  | _ | - | - | _ | _ | _ | - | _   |
| MULUW A      | 1  | *11    | 0   | word (AH) $\times$ word (AL) $\rightarrow$ long (A)                                                       | _  | _  | _ | _ | _ | _ | _ | _ | - | _   |
| MULUW A, ear | 2  | *12    | 0   | word (A) $\times$ word (ear) $\rightarrow$ long (A)                                                       | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MULUW A, eam | 2+ | *13    | (c) | word (A) $\times$ word (eam) $\rightarrow$ long (A)                                                       | _  | _  | _ | _ | _ | _ | _ | _ |   | _   |

For an explanation of "(b)" and "(c), refer to Table 5, "Correction Values for Number of Cycle Used to Calculate Number of Actual Cycles."

- \*1: 3 when dividing into zero, 6 when an overflow occurs, and 14 normally.
- \*2: 3 when dividing into zero, 5 when an overflow occurs, and 13 normally.
- \*3: 5 + (a) when dividing into zero, 7 + (a) when an overflow occurs, and 17 + (a) normally.
- \*4: 3 when dividing into zero, 5 when an overflow occurs, and 21 normally.
- \*5: 4 + (a) when dividing into zero, 7 + (a) when an overflow occurs, and 25 + (a) normally.
- \*6: (b) when dividing into zero or when an overflow occurs, and  $2 \times (b)$  normally.
- \*7: (c) when dividing into zero or when an overflow occurs, and  $2 \times$  (c) normally.
- \*8: 3 when byte (AH) is zero, and 7 when byte (AH) is not 0.
- \*9: 3 when byte (ear) is zero, and 7 when byte (ear) is not 0.
- \*10: 4 + (a) when byte (eam) is zero, and 8 + (a) when byte (eam) is not 0.
- \*11: 3 when word (AH) is zero, and 11 when word (AH) is not 0.
- \*12: 3 when word (ear) is zero, and 11 when word (ear) is not 0.
- \*13: 4 + (a) when word (eam) is zero, and 12 + (a) when word (eam) is not 0.

Table 13 Signed Multiplication and Division Instructions (Word/Long Word) [11 Insturctions]

| Mnemonic    | #  | cycles | В   | Operation                                                                                                 | LH | АН | I | S | T | N | Z | ٧ | С | RMW |
|-------------|----|--------|-----|-----------------------------------------------------------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| DIV A       | 2  | *1     | 0   | word (AH) /byte (AL)                                                                                      | Ζ  | _  | _ | _ | _ | _ | _ | * | * | _   |
| DIV A, ear  | 2  | *2     | 0   | Quotient → byte (AL) Remainder → byte (AH) word (A)/byte (ear) Quotient → byte (A) Remainder → byte (ear) | Z  | _  | _ | _ | _ | _ | _ | * | * | _   |
| DIV A, eam  | 2+ | *3     | *6  | word (A)/byte (eam)                                                                                       | Z  | _  | _ | _ | _ | _ | _ | * | * | _   |
| DIVW A, ear | 2  | *4     | 0   | Quotient $\rightarrow$ byte (A) Remainder $\rightarrow$ byte (eam)                                        |    |    |   |   |   |   |   | * | * |     |
| DIVVIA, ear |    | *4     | U   | long (A)/word (ear)<br>Quotient $\rightarrow$ word (A) Remainder $\rightarrow$ word (ear)                 | _  | _  | _ | _ | _ | _ | _ |   |   | _   |
| DIVW A, eam | 2+ | *5     | *7  | long (A)/word (eam)                                                                                       | _  | _  | _ | _ | _ | _ | _ | * | * | _   |
|             |    |        |     | Quotient $\rightarrow$ word (A) Remainder $\rightarrow$ word (eam)                                        |    |    |   |   |   |   |   |   |   |     |
| MUL A       | 2  | *8     | 0   | byte (AH) $\times$ byte (AL) $\rightarrow$ word (A)                                                       | _  | _  | - | - | - | - | - | - | - | _   |
| MUL A, ear  | 2  | *9     | 0   | byte (A) $\times$ byte (ear) $\rightarrow$ word (A)                                                       | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MUL A, eam  | 2+ | *10    | (b) | byte (A) $\times$ byte (eam) $\rightarrow$ word (A)                                                       | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MULW A      | 2  | *11    | 0   | word (AH) $\times$ word (AL) $\rightarrow$ long (A)                                                       | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MULW A, ear | 2  | *12    | 0   | word (A) $\times$ word (ear) $\rightarrow$ long (A)                                                       | -  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MULW A, eam | 2+ | *13    | (b) | word $(A) \times word (eam) \rightarrow long (A)$                                                         | _  | _  | ı | I | ı | ı | I | ı | ı | _   |

For an explanation of "(b)" and "(c)", refer to Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

- \*1: 3 when dividing into zero, 8 or 18 when an overflow occurs, and 18 normally.
- \*2: 3 when dividing into zero, 10 or 21 when an overflow occurs, and 22 normally.
- \*3: 4 + (a) when dividing into zero, 11 + (a) or 22 + (a) when an overflow occurs, and 23 + (a) normally.
- \*4: When the dividend is positive: 4 when dividing into zero, 10 or 29 when an overflow occurs, and 30 normally. When the dividend is negative: 4 when dividing into zero, 11 or 30 when an overflow occurs, and 31 normally.
- \*5: When the dividend is positive: 4 + (a) when dividing into zero, 11 + (a) or 30 + (a) when an overflow occurs, and 31 + (a) normally.
  - When the dividend is negative: 4 + (a) when dividing into zero, 12 + (a) or 31 + (a) when an overflow occurs, and 32 + (a) normally.
- \*6: (b) when dividing into zero or when an overflow occurs, and  $2 \times (b)$  normally.
- \*7: (c) when dividing into zero or when an overflow occurs, and  $2 \times$  (c) normally.
- \*8: 3 when byte (AH) is zero, 12 when the result is positive, and 13 when the result is negative.
- \*9: 3 when byte (ear) is zero, 12 when the result is positive, and 13 when the result is negative.
- \*10: 4 + (a) when byte (eam) is zero, 13 + (a) when the result is positive, and 14 + (a) when the result is negative.
- \*11: 3 when word (AH) is zero, 12 when the result is positive, and 13 when the result is negative.
- \*12: 3 when word (ear) is zero, 16 when the result is positive, and 19 when the result is negative.
- \*13: 4 + (a) when word (eam) is zero, 17 + (a) when the result is positive, and 20 + (a) when the result is negative.

Note: Which of the two values given for the number of execution cycles applies when an overflow error occurs in a DIV or DIVW instruction depends on whether the overflow was detected before or after the operation.

Table 14 Logical 1 Instructions (Byte, Word) [39 Instructions]

| Mn                                            | emonic                                                              | #                                            | cycles                               | В                           | Operation                                                                                                                                                                                                                                                                                                                                            | LH                    | АН        | I           | S                                    | T         | N                         | Z               | ٧                     | С         | RMW                        |
|-----------------------------------------------|---------------------------------------------------------------------|----------------------------------------------|--------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------|-------------|--------------------------------------|-----------|---------------------------|-----------------|-----------------------|-----------|----------------------------|
| AND<br>AND<br>AND<br>AND<br>AND               | A, #imm8<br>A, ear<br>A, eam<br>ear, A<br>eam, A                    | 2<br>2<br>2+<br>2<br>2+                      | 2<br>2<br>3+ (a)<br>3<br>3+ (a)      | 0<br>(b)<br>0<br>2×(b)      | byte (A) $\leftarrow$ (A) and imm8<br>byte (A) $\leftarrow$ (A) and (ear)<br>byte (A) $\leftarrow$ (A) and (eam)<br>byte (ear) $\leftarrow$ (ear) and (A)<br>byte (eam) $\leftarrow$ (eam) and (A)                                                                                                                                                   | _<br>_<br>_<br>_      | 1 1 1 1 1 |             | _<br>_<br>_<br>_                     |           | * * * * *                 | * * * * *       | R<br>R<br>R<br>R<br>R |           | -<br>-<br>*<br>*           |
| OR<br>OR<br>OR<br>OR<br>OR                    | A, #imm8<br>A, ear<br>A, eam<br>ear, A<br>eam, A                    | 2<br>2+<br>2<br>2+                           | 2<br>2<br>3+ (a)<br>3<br>3+ (a)      | 0<br>(b)<br>0<br>2× (b)     | byte (A) $\leftarrow$ (A) or imm8<br>byte (A) $\leftarrow$ (A) or (ear)<br>byte (A) $\leftarrow$ (A) or (eam)<br>byte (ear) $\leftarrow$ (ear) or (A)<br>byte (eam) $\leftarrow$ (eam) or (A)                                                                                                                                                        | -<br>-<br>-<br>-      |           |             | -<br>-<br>-<br>-                     |           | *     *     *     *     * | * * * * *       | R<br>R<br>R<br>R<br>R | 1 1 1 1   | _<br>_<br>_<br>*<br>*      |
| XOR<br>XOR<br>XOR<br>XOR<br>XOR<br>NOT<br>NOT | A, #imm8<br>A, ear<br>A, eam<br>ear, A<br>eam, A<br>A<br>ear<br>eam | 2<br>2<br>2+<br>2<br>2+<br>1<br>2<br>2+      | 2                                    | 0                           | byte (A) $\leftarrow$ (A) xor imm8<br>byte (A) $\leftarrow$ (A) xor (ear)<br>byte (A) $\leftarrow$ (A) xor (eam)<br>byte (ear) $\leftarrow$ (ear) xor (A)<br>byte (eam) $\leftarrow$ (eam) xor (A)<br>byte (A) $\leftarrow$ not (A)<br>byte (ear) $\leftarrow$ not (ear)<br>byte (eam) $\leftarrow$ not (eam)                                        | -<br>-<br>-<br>-<br>- | 1111111   | 1 1 1 1 1 1 |                                      |           | * * * * * * * *           | * * * * * * *   | R R R R R R R R       |           | -<br>-<br>*<br>*<br>*      |
| ANDW<br>ANDW<br>ANDW                          | A, #imm16<br>A, ear<br>A, eam                                       | 1<br>3<br>2<br>2+<br>2<br>2+                 | 2<br>2<br>3+ (a)<br>3<br>3+ (a)      | 0<br>0<br>(c)<br>0<br>2×(c) | word (A) $\leftarrow$ (AH) and (A)<br>word (A) $\leftarrow$ (A) and imm16<br>word (A) $\leftarrow$ (A) and (ear)<br>word (A) $\leftarrow$ (A) and (eam)<br>word (ear) $\leftarrow$ (ear) and (A)<br>word (eam) $\leftarrow$ (eam) and (A)                                                                                                            | -<br>-<br>-<br>-      | 1 1 1 1 1 | 1 1 1 1 1   | -<br>-<br>-<br>-                     | 1 1 1 1 1 | * * * * * * *             | * * * * * * *   | R R R R R R           | 1 1 1 1 1 | _<br>_<br>_<br>_<br>*      |
| ORW<br>ORW<br>ORW<br>ORW<br>ORW<br>ORW        | A<br>A, #imm16<br>A, ear<br>A, eam<br>ear, A<br>eam, A              | 1<br>3<br>2<br>2+<br>2<br>2+                 | 2<br>2<br>2<br>3+ (a)<br>3<br>3+ (a) | 0<br>0<br>(c)<br>0<br>2×(c) | word (A) $\leftarrow$ (AH) or (A)<br>word (A) $\leftarrow$ (A) or imm16<br>word (A) $\leftarrow$ (A) or (ear)<br>word (A) $\leftarrow$ (A) or (eam)<br>word (ear) $\leftarrow$ (ear) or (A)<br>word (eam) $\leftarrow$ (eam) or (A)                                                                                                                  | -<br>-<br>-<br>-      | 11111     | 1 1 1 1 1   | -<br>-<br>-<br>-<br>-                |           | * * * * * *               | * * * * * *     | R R R R R R           | 1 1 1 1 1 | _<br>_<br>_<br>*<br>*      |
| XORW<br>XORW<br>XORW                          | A, #imm16<br>A, ear<br>A, eam<br>ear, A<br>eam, A<br>A              | 1<br>3<br>2<br>2+<br>2<br>2+<br>1<br>2<br>2+ | 2                                    | 0                           | word (A) $\leftarrow$ (AH) xor (A)<br>word (A) $\leftarrow$ (A) xor imm16<br>word (A) $\leftarrow$ (A) xor (ear)<br>word (A) $\leftarrow$ (A) xor (eam)<br>word (ear) $\leftarrow$ (ear) xor (A)<br>word (eam) $\leftarrow$ (eam) xor (A)<br>word (A) $\leftarrow$ not (A)<br>word (ear) $\leftarrow$ not (ear)<br>word (eam) $\leftarrow$ not (eam) | -<br>-<br>-<br>-<br>- |           |             | -<br>-<br>-<br>-<br>-<br>-<br>-<br>- |           | * * * * * * * *           | * * * * * * * * | RRRRRRRR              |           | -<br>-<br>-<br>*<br>*<br>* |

For an explanation of "(a)", "(b)", "(c)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 15 Logical 2 Instructions (Long Word) [6 Instructions]

| Mn           | emonic           | #       | cycles      | В        | Operation                                                               | LH | АН     | I | S | T   | N | Z | ٧      | С | RMW    |
|--------------|------------------|---------|-------------|----------|-------------------------------------------------------------------------|----|--------|---|---|-----|---|---|--------|---|--------|
| ANDL<br>ANDL | A, ear<br>A, eam | 2<br>2+ | 5<br>6+ (a) | 0<br>(d) | long (A) $\leftarrow$ (A) and (ear) long (A) $\leftarrow$ (A) and (eam) | _  | 1 1    | _ | _ | 1 1 | * | * | R<br>R | _ | _      |
| ORL<br>ORL   | A, ear<br>A, eam | 2<br>2+ | 5<br>6+ (a) | 0<br>(d) | long (A) $\leftarrow$ (A) or (ear) long (A) $\leftarrow$ (A) or (eam)   | _  | _      | _ | - | _   | * | * | R<br>R | _ | _<br>_ |
| XORL<br>XORL | A, ear<br>A, eam | 2<br>2+ | 5<br>6+ (a) | 0<br>(d) | long (A) $\leftarrow$ (A) xor (ear) long (A) $\leftarrow$ (A) xor (eam) | _  | _<br>_ | _ |   | _   | * | * | R<br>R | _ | _<br>_ |

For an explanation of "(a)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 16 Sign Inversion Instructions (Byte/Word) [6 Instructions]

| Mn           | emonic     | #       | cycles      | В           | Operation                                                              | LH     | АН     | I      | S      | T   | N | Z | ٧ | С | RMW |
|--------------|------------|---------|-------------|-------------|------------------------------------------------------------------------|--------|--------|--------|--------|-----|---|---|---|---|-----|
| NEG          | Α          | 1       | 2           | 0           | byte (A) $\leftarrow$ 0 – (A)                                          | Х      | -      | -      | -      | 1   | * | * | * | * | _   |
| NEG<br>NEG   | ear<br>eam | 2<br>2+ | 2<br>3+ (a) |             | byte (ear) $\leftarrow$ 0 – (ear)<br>byte (eam) $\leftarrow$ 0 – (eam) | _<br>_ | _<br>_ | _      |        | 1 1 | * | * | * | * | *   |
| NEGW         | Α          | 1       | 2           | 0           | word (A) $\leftarrow$ 0 – (A)                                          | _      | -      | -      | -      | 1   | * | * | * | * | _   |
| NEGW<br>NEGW |            | 2<br>2+ | 2<br>3+ (a) | 0<br>2× (c) | word (ear) $\leftarrow$ 0 - (ear) word (eam) $\leftarrow$ 0 - (eam)    | _<br>_ | _<br>_ | _<br>_ | _<br>_ | -   | * | * | * | * | *   |

For an explanation of "(a)", "(b)" and "(c)" and refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 17 Absolute Value Instructions (Byte/Word/Long Word) [3 Insturctions]

| Mnemonic | # | cycles | В | Operation                                  | LH | АН | I | S | T | N | Z | ٧ | С | RMW |
|----------|---|--------|---|--------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| ABS A    | 2 | 2      | 0 | byte (A) ← absolute value (A)              | Ζ  | _  | _ | _ | _ | * | * | * | _ | -   |
| ABSW A   | 2 | 2      | 0 | word $(A) \leftarrow$ absolute value $(A)$ | _  | _  | _ | _ | _ | * | * | * | _ | _   |
| ABSL A   | 2 | 4      | 0 | long $(A) \leftarrow$ absolute value $(A)$ | _  | _  | - | _ | _ | * | * | * | _ | -   |

Table 18 Normalize Instructions (Long Word) [1 Instruction]

| Mnemonic   | # | cycles | В | Operation                                                                                    | LH | АН | I | S | Т | N | Z | ٧ | С | RMW |
|------------|---|--------|---|----------------------------------------------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| NRML A, R0 | 2 | *      |   | long (A) ← Shifts to the position at which "1" was set first byte (R0) ← current shift count | _  | 1  | - | _ | * | _ | 1 | _ | - | _   |

<sup>\*:5</sup> when the contents of the accumulator are all zeroes, 5 + (R0) in all other cases.

Table 19 Shift Instructions (Byte/Word/Long Word) [27 Instructions]

| Mnemonic      | #  | cycles | В      | Operation                                                     | LH | АН | I | S | Т | N | Z | ٧ | С | RMW |
|---------------|----|--------|--------|---------------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| RORC A        | 2  | 2      | 0      | byte (A) ← Right rotation with carry                          | _  | _  | _ | _ | _ | * | * | _ | * | _   |
| ROLC A        | 2  | 2      | 0      | byte (A) ← Left rotation with carry                           | _  | -  | - | - | - | * | * | _ | * | _   |
| RORC ear      | 2  | 2      | 0      | byte (ear) ← Right rotation with carry                        | _  | _  | _ | _ | _ | * | * | _ | * | *   |
| RORC eam      | 2+ |        | , ,    | byte (eam) ← Right rotation with carry                        | _  | _  | - | _ | _ | * | * | _ | * | *   |
| ROLC ear      | 2  | 2      | 0      | byte (ear) ← Left rotation with carry                         | _  | _  | - | _ | _ | * | * | _ | * | *   |
| ROLC eam      | 2+ | 3+ (a) | 2× (b) | byte (eam) ← Left rotation with carry                         | _  | -  | - | _ | _ | * | * | _ | * | *   |
| ASR A, R0     | 2  | *1     | 0      | byte (A) ← Arithmetic right barrel shift (A, R0)              | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSR A, R0     | 2  | *1     | 0      | byte (A) ← Logical right barrel shift (A, R0)                 | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSL A, R0     | 2  | *1     | 0      | byte (A) ← Logical left barrel shift (A, R0)                  | _  | -  | - | _ | _ | * | * | _ | * | _   |
| ASR A, #imm8  | 3  | *3     | 0      | byte (A) ← Arithmetic right barrel shift (A, imm8)            | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSR A, #imm8  | 3  | *3     | 0      | byte (A) ← Logical right barrel shift (A, imm8)               | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSL A, #imm8  | 3  | *3     | 0      | byte (A) ← Logical left barrel shift (A, imm8)                | _  | -  | _ | _ | _ | * | * | _ | * | _   |
| ASRW A        | 1  | 2      | 0      | word (A) ← Arithmetic right shift (A, 1 bit)                  | -  | _  | _ | _ | * | * | * | _ | * | _   |
| LSRW A/SHRW A | 1  | 2      | 0      | word (A) ← Logical right shift (A, 1 bit)                     | _  | _  | _ | _ | * | R | * | _ | * | _   |
| LSLW A/SHLW A | 1  | 2      | 0      | word (A) ← Logical left shift (A, 1 bit)                      | _  | -  | - | _ | _ | * | * | _ | * | _   |
| ASRW A, R0    | 2  | *1     | 0      | word (A) ← Arithmetic right barrel shift (A, R0)              | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSRW A, R0    | 2  | *1     | 0      | word (A) ← Logical right barrel shift (A, R0)                 | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSLW A, R0    | 2  | *1     | 0      | word $(A) \leftarrow Logical left barrel shift (A, R0)$       | _  | -  | - | _ | _ | * | * | _ | * | _   |
| ASRW A, #imm8 | 3  | *3     | 0      | word (A) $\leftarrow$ Arithmetic right barrel shift (A, imm8) | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSRW A, #imm8 | 3  | *3     | 0      | word (A) ← Logical right barrel shift (A, imm8)               | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSLW A, #imm8 | 3  | *3     | 0      | word (A) $\leftarrow$ Logical left barrel shift (A, imm8)     | _  | -  | - | _ | _ | * | * | _ | * | _   |
| ASRL A, R0    | 2  | *2     | 0      | long (A) ← Arithmetic right shift (A, R0)                     | -  | _  | _ | - | * | * | * | _ | * | _   |
| LSRL A, R0    | 2  | *2     | 0      | long $(A) \leftarrow$ Logical right barrel shift $(A, R0)$    | _  | -  | _ | _ | * | * | * | _ | * | _   |
| LSLL A, R0    | 2  | *2     | 0      | long (A) ← Logical left barrel shift (A, R0)                  | -  | -  | - | - | - | * | * | _ | * | _   |
| ASRL A, #imm8 | 3  | *4     | 0      | long (A) ← Arithmetic right shift (A, imm8)                   | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSRL A, #imm8 | 3  | *4     | 0      | long (A) ← Logical right barrel shift (A, imm8)               | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSLL A, #imm8 | 3  | *4     | 0      | long (A) $\leftarrow$ Logical left barrel shift (A, imm8)     | _  | -  | _ | _ | _ | * | * | _ | * | _   |

For an explanation of "(a)" and "(b)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

<sup>\*1: 3</sup> when R0 is 0, 3 + (R0) in all other cases.

<sup>\*2: 3</sup> when R0 is 0, 4 + (R0) in all other cases.

<sup>\*3: 3</sup> when imm8 is 0, 3 + (imm8) in all other cases.

<sup>\*4: 3</sup> when imm8 is 0, 4 + (imm8) in all other cases.

Table 20 Branch 1 Instructions [31 Instructions]

| Mnemonic        | #  | cycles | В      | Operation                                                             | LH | АН | I | S | T | N | Z | ٧ | С | RMW |
|-----------------|----|--------|--------|-----------------------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| BZ/BEQ rel      | 2  | *1     | 0      | Branch when (Z) = 1                                                   | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BNZ/BNE rel     | 2  | *1     | 0      | Branch when $(Z) = 0$                                                 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BC/BLO rel      | 2  | *1     | 0      | Branch when $(C) = 1$                                                 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BNC/BHS rel     | 2  | *1     | 0      | Branch when $(C) = 0$                                                 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BN rel          | 2  | *1     | 0      | Branch when $(N) = 1$                                                 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BP rel          | 2  | *1     | 0      | Branch when $(N) = 0$                                                 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BV rel          | 2  | *1     | 0      | Branch when $(V) = 1$                                                 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BNV rel         | 2  | *1     | 0      | Branch when $(V) = 0$                                                 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BT rel          | 2  | *1     | 0      | Branch when $(T) = 1$                                                 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BNT rel         | 2  | *1     | 0      | Branch when $(T) = 0$                                                 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BLT rel         | 2  | *1     | 0      | Branch when $(V)$ xor $(N) = 1$                                       | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BGE rel         | 2  | *1     | 0      | Branch when $(V)$ xor $(N) = 0$                                       | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BLE rel         | 2  | *1     | 0      | ((V) xor (N)) or (Z) = 1                                              | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BGT rel         | 2  | *1     | 0      | ((V) xor(N)) or(Z) = 0                                                | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BLS rel         | 2  | *1     | 0      | Branch when (C) or $(Z) = 1$                                          | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BHI rel         | 2  | *1     | 0      | Branch when $(C)$ or $(Z) = 0$                                        | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BRA rel         | 2  | *1     | 0      | Branch unconditionally                                                | _  | -  | - | _ | _ | _ | _ | _ | _ | _   |
| JMP @A          | 1  | 2      | 0      | word (PC) $\leftarrow$ (A)                                            | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| JMP addr16      | 3  | 2      | 0      | word (PC) ← addr16                                                    | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| JMP @ear        | 2  | 3      | 0      | word (PC) ← (ear)                                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| JMP @eam        | 2+ | 4+ (a) | (c)    | word (PC) ← (eam)                                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| JMPP @ear *3    | 2  | 3      | 0      | word (PC) $\leftarrow$ (ear), (PCB) $\leftarrow$ (ear +2)             | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| JMPP @eam *3    | 2+ | 4+ (a) | (d)    | word (PC) $\leftarrow$ (eam), (PCB) $\leftarrow$ (eam +2)             | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| JMPP addr24     | 4  | 3      | 0      | word (PC) ← ad24 0 to 15                                              | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
|                 |    |        |        | (PCB) ← ad24 16 to 23                                                 |    |    |   |   |   |   |   |   |   |     |
| CALL @ear *4    | 2  | 4      | (c)    | word (PC) ← (ear)                                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| CALL @eam *4    | 2+ | 5+ (a) | 2× (c) | word (PC) ← (eam)                                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| CALL addr16 *5  | 3  | 5      | (c)    | word (PC) ← addr16                                                    | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| CALLV #vct4 *5  | 1  | 5      | 2× (c) | Vector call linstruction                                              | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| CALLP @ear *6   | 2  | 7      | 2× (c) | word (PC) $\leftarrow$ (ear) 0 to 15,                                 | _  | _  | _ | _ | _ | - | _ | _ | _ | _   |
|                 |    |        |        | (PCB) ← (ear) 16 to 23                                                |    |    |   |   |   |   |   |   |   |     |
| CALLP @eam *6   | 2+ | 8+ (a) | *2     | word (PC) $\leftarrow$ (eam) 0 to 15,                                 | _  | _  | _ | _ | _ | _ | _ | - | _ | _   |
|                 |    |        |        | (PCB) ← (eam) 16 to 23                                                |    |    |   |   |   |   |   |   |   |     |
| CALLP addr24 *7 | 4  | 7      | 2× (c) | word (PC) $\leftarrow$ addr 0 to 15, (PCB) $\leftarrow$ addr 16 to 23 | -  | -  | - | _ | _ | _ | - | _ | _ | _   |

For an explanation of "(a)", "(c)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

<sup>\*1: 3</sup> when branching, 2 when not branching.

<sup>\*2:</sup>  $3 \times (c) + (b)$ 

<sup>\*3:</sup> Read (word) branch address.

<sup>\*4:</sup> W: Save (word) to stack; R: Read (word) branch address.

<sup>\*5:</sup> Save (word) to stack.

<sup>\*6:</sup> W: Save (long word) to W stack; R: Read (long word) branch address.

<sup>\*7:</sup> Save (long word) to stack.

Table 21 Branch 2 Instructions [20 Instructions]

| Mnemonic               | #  | cycle       | В          | Operation                                                                                                                                            | LH     | АН | I | S      | T      | N      | Z      | ٧      | С      | RMW    |
|------------------------|----|-------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----|---|--------|--------|--------|--------|--------|--------|--------|
| CBNE A, #imm8, rel     | 3  | *1          | 0          | Branch when byte (A) ≠ imm8                                                                                                                          | _      | _  | _ | _      | _      | *      | *      | *      | *      | _      |
| CWBNE A, #imm16, rel   | 4  | *1          | 0          | Branch when byte (A) ≠ imm16                                                                                                                         | _      | _  | - | _      | _      | *      | *      | *      | *      | _      |
| CBNE ear, #imm8, rel   | 4  | *1<br>*3    | 0          | Branch when byte (ear) ≠ imm8                                                                                                                        | _      | _  | _ | _      | _      | *      | *      | *      | *      | _      |
| CBNE eam, #imm8, rel   | 4+ | *3<br>*1    | (b)        | Branch when byte (earn) ≠ imm8                                                                                                                       | _      | _  | _ | _      | _      | *      | *      | *      | *      | _      |
| CWBNE ear, #imm16, rel | 5  | *3          | 0          | Branch when word (ear) ≠ imm16                                                                                                                       | _      | _  | _ | _      | _      | *      | *      | *      | *      | _      |
| CWBNE eam, #imm16, rel | 5+ | *2          | (c)        | Branch when word (eam) ≠ imm16                                                                                                                       |        | -  | - | -      | _      | *      | *      | *      | *      | _      |
| DBNZ ear, rel          | 3  | *4          | 0          | Branch when byte (ear) = (ear) – 1, and (ear) ≠ 0                                                                                                    | _      | 1  | - | -      | _      | *      | *      | *      | -      | _      |
| DBNZ eam, rel          | 3+ | *2          | 2× (b)     | Branch when byte (ear) =                                                                                                                             | _      | -  | - | -      | -      | *      | *      | *      | _      | *      |
| DWBNZ ear, rel         | 3  | *4          | 0          | (eam) – 1, and (eam) ≠ 0<br>Branch when word (ear) =                                                                                                 | _      | -  | _ | _      | _      | *      | *      | *      | _      | _      |
| DWBNZ eam, rel         | 3+ | 14<br>12    | 2× (c)     | $(ear) - 1$ , and $(ear) \neq 0$<br>Branch when word $(eam) = (eam) - 1$ , and $(eam) \neq 0$                                                        | _      | 1  | - | -      | _      | *      | *      | *      | -      | *      |
| INT #vct8              | 2  | 13          | 8× (c)     | Software interrupt                                                                                                                                   | _      | _  | R | S      | _      | _      | _      | _      | _      | _      |
| INT addr16             | 3  | 14          |            | Software interrupt                                                                                                                                   | _      | _  | R | S      | _      | _      | _      | _      | _      | _      |
| INTP addr24            | 4  | 9           |            | Software interrupt                                                                                                                                   | _      | _  | R | S      | _      | _      | _      | _      | _      | _      |
| INT9                   | 1  | 11          |            | Software interrupt                                                                                                                                   | _      | _  | R | S      | _      | _      | _      | _      | _      | _      |
| RETI                   | 1  |             |            | Return from interrupt                                                                                                                                | _      | _  | * | *      | *      | *      | *      | *      | *      | _      |
| RETIQ *6               | 2  | 6           | *5         | Return from interrupt                                                                                                                                | _      | _  | * | *      | *      | *      | *      | *      | *      | _      |
| LINK #imm8             | 2  |             | (c)        | At constant entry, save old                                                                                                                          | _      | -  | _ | -      | _      | _      | -      | -      | -      | _      |
| UNLINK                 | 1  | 5<br>4<br>5 | (c)        | frame pointer to stack, set new<br>frame pointer, and allocate<br>local pointer area<br>At constant entry, retrieve old<br>frame pointer from stack. | _      | 1  | 1 | ı      | _      | _      | ı      | ı      | ı      | _      |
| RET *7<br>RETP *8      | 1  | _           | (c)<br>(d) | Return from subroutine<br>Return from subroutine                                                                                                     | _<br>_ |    | _ | _<br>_ |

For an explanation of "(b)", "(c)" and "(d)", refer to Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

- \*1: 4 when branching, 3 when not branching
- \*2: 5 when branching, 4 when not branching
- \*3: 5 + (a) when branching, 4 + (a) when not branching
- \*4: 6 + (a) when branching, 5 + (a) when not branching
- \*5:  $3 \times (b) + 2 \times (c)$  when an interrupt request is generated,  $6 \times (c)$  when returning from the interrupt.
- \*6: High-speed interrupt return instruction. When an interrupt request is detected during this instruction, the instruction branches to the interrupt vector without performing stack operations when the interrupt is generated.
- \*7: Return from stack (word)
- \*8: Return from stack (long word)

Table 22 Other Control Instructions (Byte/Word/Long Word) [36 Instructions]

| Mnemonic                                                         | #                          | cycles                     | В                          | Operation                                                                                                                                                                                                                                                                                                                                                                             | LH               | АН          | I           | S           | Т           | N           | Z                | ٧           | С                | RMW                   |
|------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------|-------------|-------------|-------------|-------------|------------------|-------------|------------------|-----------------------|
| PUSHW A<br>PUSHW AH<br>PUSHW PS<br>PUSHW rlst                    | 1<br>1<br>1<br>2           | 3<br>3<br>*3               | (C)<br>(C)<br>(C)<br>*4    | $\begin{aligned} & \text{word (SP)} \leftarrow (\text{SP}) - 2, ((\text{SP})) \leftarrow (\text{A}) \\ & \text{word (SP)} \leftarrow (\text{SP}) - 2, ((\text{SP})) \leftarrow (\text{AH}) \\ & \text{word (SP)} \leftarrow (\text{SP}) - 2, ((\text{SP})) \leftarrow (\text{PS}) \\ & (\text{SP}) \leftarrow (\text{SP}) - 2n, ((\text{SP})) \leftarrow (\text{rlst}) \end{aligned}$ | _<br>_<br>_      |             |             |             |             |             | _<br>_<br>_      | 1 1 1 1     | _<br>_<br>_      | _<br>_<br>_<br>_      |
| POPW A<br>POPW AH<br>POPW PS<br>POPW rlst                        | 1<br>1<br>1<br>2           | 3<br>3<br>*2               | (C)<br>(C)<br>(C)<br>*4    | $\begin{aligned} & \text{word (A)} \leftarrow ((\text{SP})), (\text{SP}) \leftarrow (\text{SP}) + 2 \\ & \text{word (AH)} \leftarrow ((\text{SP})), (\text{SP}) \leftarrow (\text{SP}) + 2 \\ & \text{word (PS)} \leftarrow ((\text{SP})), (\text{SP}) \leftarrow (\text{SP}) + 2 \\ & \text{(rlst)} \leftarrow ((\text{SP})), (\text{SP}) \leftarrow (\text{SP}) \end{aligned}$      | _<br>_<br>_<br>_ | *           | -<br>*<br>- | -<br>*<br>- | -<br>*<br>- | -<br>*<br>- | -<br>*<br>-      | -<br>*<br>- | -<br>*<br>-      | -<br>-<br>-           |
| JCTX @A                                                          | 1                          | 9                          | 6× (c)                     | Context switch instruction                                                                                                                                                                                                                                                                                                                                                            | -                | _           | *           | *           | *           | *           | *                | *           | *                | _                     |
| AND CCR, #imm8<br>OR CCR, #imm8                                  |                            | 3                          | 0                          | byte (CCR) ← (CCR) and imm8<br>byte (CCR) ← (CCR) or imm8                                                                                                                                                                                                                                                                                                                             | _                | _           | *           | *           | *           | *           | *                | *           | *                | _<br>_                |
| MOV RP, #imm8<br>MOV ILM, #imm8                                  | 2                          | 2 2                        | 0<br>0                     | byte (RP) ←imm8<br>byte (ILM) ←imm8                                                                                                                                                                                                                                                                                                                                                   | _                | _           |             |             | _           |             | _<br>_           |             | _                | _<br>_                |
| MOVEA RWi, ear<br>MOVEA RWi, eam<br>MOVEA A, ear<br>MOVEA A, eam | 2<br>2+<br>2<br>2+         | 3<br>2+ (a)<br>2<br>1+ (a) | 0<br>0<br>0<br>0           | word (RWi) ←ear<br>word (RWi) ←eam<br>word(A) ←ear<br>word (A) ←eam                                                                                                                                                                                                                                                                                                                   | _<br>_<br>_<br>_ | -<br>*<br>* | 1 1 1       |             |             |             | _<br>_<br>_<br>_ | 1 1 1       | _<br>_<br>_<br>_ | -<br>-<br>-           |
| ADDSP #imm8<br>ADDSP #imm16                                      | 2                          | 3                          | 0                          | word (SP) $\leftarrow$ ext (imm8)<br>word (SP) $\leftarrow$ imm16                                                                                                                                                                                                                                                                                                                     | _                | _           | _           |             | _           |             | _<br>_           | _           | _                | _<br>_                |
| MOV A, brgl<br>MOV brg2, A<br>MOV brg2, #imm8                    | 2<br>2<br>3                | *1<br>1<br>2               | 0<br>0<br>0                | byte (A) ← (brgl)<br>byte (brg2) ← (A)<br>byte (brg2) ← imm8                                                                                                                                                                                                                                                                                                                          | Z<br>-<br>-      | *           | 1 1         |             |             | * *         | * *              | 1 1 1       | _<br>_<br>_      | -<br>-<br>-           |
| NOP<br>ADB<br>DTB<br>PCB<br>SPB<br>NCC<br>CMR                    | 1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0 | No operation Prefix code for AD space access Prefix code for DT space access Prefix code for PC space access Prefix code for SP space access Prefix code for no flag change Prefix code for the common register bank                                                                                                                                                                  |                  |             |             |             |             |             |                  |             |                  | -<br>-<br>-<br>-<br>- |
| MOVW SPCU, #imm16<br>MOVW SPCL, #imm16<br>SETSPC<br>CLRSPC       | 4<br>4<br>2<br>2           | 2<br>2<br>2<br>2           | 0<br>0<br>0<br>0           | word (SPCU) ← (imm16)<br>word (SPCL) ← (imm16)<br>Stack check ooperation enable<br>Stack check ooperation disable                                                                                                                                                                                                                                                                     | _<br>_<br>_<br>_ |             |             |             |             |             | _<br>_<br>_<br>_ | 1 1 1       | _<br>_<br>_<br>_ | -<br>-<br>-<br>-      |
| BTSCN A<br>BTSCNS A<br>BTSCND A                                  | 2<br>2<br>2                | *5<br>*6<br>*7             | 0<br>0<br>0                | byte (A) $\leftarrow$ position of "1" bit in word (A) byte (A) $\leftarrow$ position of "1" bit in word (A) $\times$ 2 byte (A) $\leftarrow$ position of "1" bit in word (A) $\times$ 4                                                                                                                                                                                               | Z<br>Z<br>Z      |             | -<br>-<br>- |             | _<br>_<br>_ |             | * *              |             | -<br>-<br>-      | _<br>_<br>_           |

For an explanation of "(a)" and "(c)", refer to Tables 4 and 5.

DPR: 3 cycles \*2:  $3 + 4 \times (pop count)$ \*3:  $3 + 4 \times (push count)$  \*4: Pop count  $\times$  (c), or push count  $\times$  (c)

\*5: 3 when AL is 0, 5 when AL is not 0.

\*6: 4 when AL is 0, 6 when AL is not 0.

\*7: 5 when AL is 0, 7 when AL is not 0.

<sup>\*1:</sup> PCB, ADB, SSB, USB, and SPB: 1 cycle DTB: 2 cycles

Table 23 Bit Manipulation Instructions [21 Instructions]

| Mı                   | nemonic                                     | #           | cycles         | В          | Operation                                                                                                  | LH          | АН          | I           | S           | T           | N           | Z     | ٧           | С     | RMW         |
|----------------------|---------------------------------------------|-------------|----------------|------------|------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------|-------------|-------|-------------|
| MOVB<br>MOVB<br>MOVB | A, dir:bp<br>A, addr16:bp<br>A, io:bp       | 3<br>4<br>3 | 3<br>3<br>3    | (b)<br>(b) | byte (A) $\leftarrow$ (dir:bp) b<br>byte (A) $\leftarrow$ (addr16:bp) b<br>byte (A) $\leftarrow$ (io:bp) b | Z<br>Z<br>Z | * *         | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | * *         | * *   | -<br>-<br>- |       | _<br>_<br>_ |
| MOVB<br>MOVB<br>MOVB | dir:bp, A<br>addr16:bp, A<br>io:bp, A       | 3<br>4<br>3 | 4<br>4<br>4    | 2× (b)     | bit (dir:bp) b $\leftarrow$ (A)<br>bit (addr16:bp) b $\leftarrow$ (A)<br>bit (io:bp) b $\leftarrow$ (A)    |             | _<br>_<br>_ | -<br>-<br>- | _<br>_<br>_ | _<br>_<br>_ | * *         | * *   | _<br>_<br>_ |       | * *         |
| SETB<br>SETB<br>SETB | dir:bp<br>addr16:bp<br>io:bp                | 3<br>4<br>3 | 4<br>4<br>4    | 2× (b)     | bit (dir:bp) b $\leftarrow$ 1<br>bit (addr16:bp) b $\leftarrow$ 1<br>bit (io:bp) b $\leftarrow$ 1          |             | _<br>_<br>_ | -<br>-<br>- | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | 1 1 1 | _<br>_<br>_ |       | * *         |
| CLRB<br>CLRB<br>CLRB | dir:bp<br>addr16:bp<br>io:bp                | 3<br>4<br>3 | 4<br>4<br>4    |            | bit (dir:bp) b $\leftarrow$ 0<br>bit (addr16:bp) b $\leftarrow$ 0<br>bit (io:bp) b $\leftarrow$ 0          | -<br>-<br>- | _<br>_<br>_ | -<br>-<br>- | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ |       | _<br>_<br>_ |       | * *         |
| BBC<br>BBC<br>BBC    | dir:bp, rel<br>addr16:bp, rel<br>io:bp, rel | 4<br>5<br>4 | *1<br>*1<br>*1 | (b)<br>(b) | Branch when (dir:bp) b = 0<br>Branch when (addr16:bp) b = 0<br>Branch when (io:bp) b = 0                   |             | _<br>_<br>_ | -<br>-<br>- | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | * *   | _<br>_<br>_ | 1 1 1 | _<br>_<br>_ |
| BBS<br>BBS<br>BBS    | dir:bp, rel<br>addr16:bp, rel<br>io:bp, rel | 4<br>5<br>4 | *1<br>*1<br>*1 | (b)<br>(b) | Branch when (dir:bp) b = 1<br>Branch when (addr16:bp) b = 1<br>Branch when (io:bp) b = 1                   |             | _<br>_<br>_ | -<br>-<br>- | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | * *   | _<br>_<br>_ |       | _<br>_<br>_ |
| SBBS                 | addr16:bp, rel                              | 5           | *2             | 2× (b)     | Branch when $(addr16:bp)b=1, bit=1$                                                                        | _           | _           | _           | _           | _           | _           | *     | _           | _     | *           |
| WBTS                 | io:bp                                       | 3           | *3             | *4         | Wait until (io:bp) b = 1                                                                                   | -           | _           | -           | _           | _           | -           | _     | _           | _     | _           |
| WBTC                 | io:bp                                       | 3           | *3             | *4         | Wait until (io:bp) b = 0                                                                                   | ı           | _           | -           | _           | _           | _           | ı     | _           | ı     | _           |

For an explanation of "(b)", refer to Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

<sup>\*1: 5</sup> when branching, 4 when not branching

<sup>\*2: 7</sup> when condition is satisfied, 6 when not satisfied

<sup>\*3:</sup> Undefined count

<sup>\*4:</sup> Until condition is satisfied

### Table 24 Accumulator Manipulation Instructions (Byte/Word) [6 Instructions]

| Mnemonic | # | cycles | В | Operation                                            | LH | АН | I | S | Т | N | Z | ٧ | С | RMW |
|----------|---|--------|---|------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| SWAP     | 1 | 3      | 0 | byte (A) 0 to $7 \leftarrow \rightarrow$ (A) 8 to 15 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| SWAPW    | 1 | 2      | 0 | word $(AH) \leftarrow \rightarrow (AL)$              | _  | *  | _ | _ | _ | _ | _ | _ | _ | _   |
| EXT      | 1 | 1      | 0 | Byte code extension                                  | Χ  | _  | _ | _ | _ | * | * | _ | _ | _   |
| EXTW     | 1 | 2      | 0 | Word code extension                                  | _  | Χ  | _ | _ | _ | * | * | _ | _ | _   |
| ZEXT     | 1 | 1      | 0 | Byte zero extension                                  | Ζ  | _  | _ | _ | _ | R | * | _ | _ | _   |
| ZEXTW    | 1 | 2      | 0 | Word zero extension                                  | _  | Ζ  | _ | _ | _ | R | * | _ | _ | _   |

### Table 25 String Instructions [10 Instructions]

| Mnemonic     | # | cycles | В  | Operation                                            | LH | АН | I | S | T | N | Z | ٧ | С | RMW |
|--------------|---|--------|----|------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| MOVS/MOVSI   | 2 | *2     | *3 | Byte transfer @AH+ ← @AL+, counter = RW0             | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVSD        | 2 | *2     | *3 | Byte transfer @AH– ← @AL–, counter = RW0             | _  | -  | - | _ | _ | _ | - | _ | _ | _   |
| SCEQ/SCEQI   | 2 | *1     | *4 | Byte retrieval @AH+ - AL, counter = RW0              | _  | _  | _ | _ | _ | * | * | * | * | _   |
| SCEQD        | 2 | *1     | *4 | Byte retrieval @AHAL, counter = RW0                  | _  | -  | - | - | _ | * | * | * | * | _   |
| FILS/FILSI   | 2 | 5m +3  | *5 | Byte filling @AH+ ← AL, counter = RW0                | _  | -  | - | _ | _ | * | * | _ | _ | _   |
| MOVSW/MOVSWI | 2 | *2     | *6 | Word transfer $@AH+ \leftarrow @AL+$ , counter = RW0 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVSWD       | 2 | *2     | *6 | Word transfer $@AH-\leftarrow @AL-$ , counter = RW0  | _  | -  | - | _ | _ | _ | - | _ | _ | _   |
| SCWEQ/SCWEQI | 2 | *1     | *7 | Word retrieval @AH+ - AL, counter = RW0              | _  | _  | _ | _ | _ | * | * | * | * | _   |
| SCWEQD       | 2 | *1     | *7 | Word retrieval @AHAL, counter = RW0                  | _  | -  | - | _ | _ | * | * | * | * | _   |
| FILSW/FILSWI | 2 | 5m +3  | *8 | Word filling $@AH+ \leftarrow AL$ , counter = RW0    | _  | ı  | - | ı | _ | * | * | _ | _ | _   |

m: RW0 value (counter value)

<sup>\*1: 3</sup> when RW0 is 0, 2 +  $6 \times$  (RW0) for count out, and 6n + 4 when match occurs

<sup>\*2: 4</sup> when RW0 is 0, 2 +  $6 \times$  (RW0) in any other case

<sup>\*3: (</sup>b)  $\times$  (RW0)

<sup>\*4: (</sup>b)  $\times$  n

<sup>\*5: (</sup>b)  $\times$  (RW0)

<sup>\*6: (</sup>c) × (RW0)

<sup>\*7: (</sup>c)  $\times$  n

<sup>\*8: (</sup>c) × (RW0)

Table 26 Multiple Data Transfer Instructions [18 Instructions]

| Mnemonic                 | #  | cycles | В  | Operation                                             | LH | АН | I | S | T | N | Z | ٧ | С | RMW |
|--------------------------|----|--------|----|-------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| MOVM @A, @RLi, #imm8     | 3  | *1     | *3 | Multiple data trasfer byte $((A)) \leftarrow ((RLi))$ | _  | _  | ١ | _ | _ | _ | _ | _ | _ | _   |
| MOVM @A, eam, #imm8      | 3+ | *2     | *3 | Multiple data trasfer byte ((A)) ← (eam)              | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVM addr16, @RLi, #imm8 | 5  | *1     | *3 | Multiple data trasfer byte (addr16) ← ((RLi))         | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVM addr16, eam, #imm8  | 5+ | *2     | *3 | Multiple data trasfer byte (addr16) ← (eam)           | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVMW @A, @RLi, #imm8    | 3  | *1     | *4 | Multiple data trasfer word ((A)) $\leftarrow$ ((RLi)) | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVMW @A, eam, #imm8     | 3+ | *2     | *4 | Multiple data trasfer word $((A)) \leftarrow (eam)$   | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVMWaddr16, @RLi,#imm8  | 5  | *1     | *4 | Multiple data trasfer word (addr16) ← ((RLi))         | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVMW addr16, eam, #imm8 | 5+ | *2     | *4 | Multiple data trasfer word (addr16) ← (eam)           | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVM @RLi, @A, #imm8     | 3  | *1     | *3 | Multiple data trasfer byte $((RLi)) \leftarrow ((A))$ | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVM eam, @A, #imm8      | 3+ | *2     | *3 | Multiple data trasfer byte (eam) $\leftarrow$ ((A))   | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVM @RLi, addr16, #imm8 | 5  | *1     | *3 | Multiple data transfer byte ((RLi)) ← (addr16)        | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVM eam, addr16, #imm8  | 5+ | *2     | *3 | Multiple data transfer byte (eam) ← (addr16)          | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVMW @RLi, @A, #imm8    | 3  | *1     | *4 | Multiple data trasfer word ((RLi)) $\leftarrow$ ((A)) | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVMW eam, @A, #imm8     | 3+ | *2     | *4 | Multiple data trasfer word (eam) $\leftarrow$ ((A))   | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVMW@RLi, addr16, #imm8 | 5  | *1     | *4 | Multiple data transfer word ((RLi)) ← (addr16)        | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVMW eam, addr16, #imm8 | 5+ | *2     | *4 | Multiple data transfer word (eam) ← (addr16)          | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVM bnk: addr16, *5     | 7  | *1     | *3 | Multiple data transfer                                | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| bnk : addr16, #imm8      |    |        |    | byte (bnk:addr16) ← (bnk:addr16)                      |    |    |   |   |   |   |   |   |   |     |
| MOVMW bnk: addr16, *5    | 7  | *1     | *4 | Multiple data transfer                                | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| bnk: addr16, #imm8       |    |        |    | word (bnk:addr16) ← (bnk:addr16)                      |    |    |   |   |   |   |   |   |   |     |

<sup>\*1:</sup>  $5 + imm8 \times 5$ , 256 times when imm8 is zero.

<sup>\*2:</sup>  $5 + \text{imm8} \times 5 + (a)$ , 256 times when imm8 is zero.

<sup>\*3:</sup> Number of transfers  $\times$  (b)  $\times$  2

<sup>\*4:</sup> Number of transfers  $\times$  (c)  $\times$  2

<sup>\*5:</sup> The bank register specified by "bnk" is the same as for the MOVS instruction.

### ■ ORDERING INFORMATION

| Part number                       | Туре                                   | Package                               | Remarks        |
|-----------------------------------|----------------------------------------|---------------------------------------|----------------|
| MB90214<br>MB90P214A<br>MB90P214B | MB90214PF<br>MB90P214PF<br>MB90P214BPF | 80-pin Plastic QFP<br>(FPT-80P-M06)   |                |
| MB90W214A<br>MB90W214B            | MB90W214ZF<br>MB90W214BZF              | 80-pin Ceramic QFP<br>(FPT-80C-C02)   | Only ES level  |
| MB90V210                          | MB90V210CR                             | 256-pin Ceramic PGA<br>(PGA-256C-A02) | For evaluation |

### **■ PACKAGE DIMENSIONS**





## **FUJITSU LIMITED**

For further information please contact:

#### **Japan**

FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices KAWASAKI PLANT, 4-1-1, Kamikodanaka Nakahara-ku, Kawasaki-shi

Tel: (044) 754-3763 Fax: (044) 754-3329

http://www.fujitsu.co.jp/

Kanagawa 211-88, Japan

#### North and South America

FUJITSU MICROELECTRONICS, INC.

Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, U.S.A.

Tel: (408) 922-9000 Fax: (408) 922-9179

Customer Response Center Mon. - Fri.: 7 am - 5 pm (PST)

Tel: (800) 866-8608 Fax: (408) 922-9179

http://www.fujitsumicro.com/

#### **Europe**

FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 D-63303 Dreieich-Buchschlag Germany

Tel: (06103) 690-0 Fax: (06103) 690-122

http://www.fujitsu-ede.com/

#### **Asia Pacific**

FUJITSU MICROELECTRONICS ASIA PTE LTD #05-08, 151 Lorong Chuan New Tech Park

Singapore 556741 Tel: (65) 281-0770 Fax: (65) 281-0220

http://www.fmap.com.sg/

#### F9710

© FUJITSU LIMITED Printed in Japan

All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information and circuit diagrams in this document presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams.

FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.).

CAUTION:

Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan.